Introduction to CMOS VLSI Design Chapter 3: CMOS Processing Technology

Slides:



Advertisements
Similar presentations
Practical Aspects of Reliability Analysis for IC Designs T. Pompl, C. Schl ü nder, M. Hommel, H. Nielen, J. Schneider.
Advertisements

Latch-Up and its Prevention Latch is the generation of a low- impedance path in CMOS chips between the power supply and the ground rails due to interaction.
Lecture 0: Introduction
Introduction to CMOS VLSI Design Lecture 16: Circuit Pitfalls David Harris Harvey Mudd College Spring 2004.
Introduction to CMOS VLSI Design Circuit Pitfalls.
Lecture 16: Circuit Pitfalls. CMOS VLSI DesignCMOS VLSI Design 4th Ed. 16: Circuit Pitfalls2 Outline  Variation  Noise Budgets  Reliability  Circuit.
S. Reda EN160 SP’07 Design and Implementation of VLSI Systems (EN0160) Lecture 20: Circuit Design Pitfalls Prof. Sherief Reda Division of Engineering,
Introduction to CMOS VLSI Design Lecture 0: Introduction
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
Introduction to CMOS VLSI Design Circuit Pitfalls.
For the exclusive use of adopters of the book Introduction to Microelectronic Fabrication, Second Edition by Richard C. Jaeger. ISBN © 2002.
VLSI Digital System Design
Design constraints Lection 5
Introduction Integrated circuits: many transistors on one chip.
CSET 4650 Field Programmable Logic Devices
Items for Discussion Chip reliability & testing Testing: who/where/what ??? GBTx radiation testing GBTx SEU testing Packaging – Low X0 options, lead free.
Chapter (3) Transistors and Integrated Circuits B I P O L A R J U N C T I O N T R A N S I S T O R BJT in contrast to the "unipolar" FET Both minority and.
EE466: VLSI Design Power Dissipation. Outline Motivation to estimate power dissipation Sources of power dissipation Dynamic power dissipation Static power.
Z. Feng VLSI Design 1.1 VLSI Design MOSFET Zhuo Feng.
© Digital Integrated Circuits 2nd Devices Digital Integrated Circuits A Design Perspective The Devices Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic.
Chapter 5: Field Effect Transistor
© 2013 The McGraw-Hill Companies, Inc. All rights reserved. McGraw-Hill 5-1 Electronics Principles & Applications Eighth Edition Chapter 5 Transistors.
Source: Lundstrom/Fossom/Yang/Neudeck, Purdue EE612 lecture notes.
Lecture 0: Introduction. CMOS VLSI Design 4th Ed. 0: Introduction2 Introduction  Integrated circuits: many transistors on one chip.  Very Large Scale.
Topics SCMOS scalable design rules. Reliability. Stick diagrams. 1.
Field Effect Transistor. What is FET FET is abbreviation of Field Effect Transistor. This is a transistor in which current is controlled by voltage only.
Conductors – many electrons free to move
NMOS FABRICATION 1. Processing is carried out on a thin wafer cut from a single crystal of silicon of high purity into which the required p-impurities.
11-1 Integrated Microsystems Lab. EE372 VLSI SYSTEM DESIGNE. Yoon Latch-up & Power Consumption Latch-up Problem Latch-up condition  1   2 >1 GND Vdd.
CMOS VLSI Design Introduction
CMOS VLSI Fabrication.
CMOS FABRICATION.
IH2655 Seminar January 26, 2016 Electrical Characterization,B. Gunnar Malm
Introduction to CMOS VLSI Design Lecture 0: Introduction.
1. Introduction. Diseño de Circuitos Digitales para Comunicaciones Introduction Integrated circuits: many transistors on one chip. Very Large Scale Integration.
The Devices: MOS Transistor
Recall-Lecture 5 DC Analysis Representation of diode into three models
Smruti R. Sarangi IIT Delhi
Physics: Principles with Applications, 6th edition
Rad (radiation) Hard Devices used in Space, Military Applications, Nuclear Power in-situ Instrumentation Savanna Krassau 4/21/2017 Abstract: Environments.
Resistors: Sheet resistances are process and material dependent. Typical values: - Gate poly-Si: Rsh= W/□ - High resistivity poly:
CMOS Fabrication CMOS transistors are fabricated on silicon wafer
EMT362: Microelectronic Fabrication Thin Gate Oxide – Growth &
VLSI design Short channel Effects in Deep Submicron CMOS
Recall-Lecture 5 DC Analysis Representation of diode into three models
Dr John Fletcher Rm 131 Power Electronics Dr John Fletcher Rm 131.
VLSI Design MOSFET Scaling and CMOS Latch Up
Principles & Applications
Digital Integrated Circuits A Design Perspective
CMOS Devices PN junctions and diodes NMOS and PMOS transistors
Process & Product checks
Electrical Rules Check
CMOS VLSI Design Chapter 13 Clocks, DLLs, PLLs
Chapter 10: IC Technology
Design and Implementation of VLSI Systems (EN1600)
Optional Reading: Pierret 4; Hu 3
Device Physics – Transistor Integrated Circuit
Lecture #25 OUTLINE Device isolation methods Electrical contacts to Si
FIELD EFFECT TRANSISTOR
Deviations from the Ideal I-V Behavior
CMOS VLSI Design Chapter 13 Clocks, DLLs, PLLs
Chapter 10: IC Technology
Device Physics – Transistor Integrated Circuit
Lecture 16: Circuit Pitfalls
CP-406 VLSI System Design CMOS Transistor Theory
Chapter 10: IC Technology
Design and Implementation of VLSI Systems (EN1600)
Presentation transcript:

Introduction to CMOS VLSI Design Chapter 3: CMOS Processing Technology This work is protected by Canadian copyright laws and is provided solely for the use of instructors in teaching their courses and assessing student learning. Dissemination or sale of any part of this work (including on the Internet) will destroy the integrity of the work and is not permitted. The copyright holder grants permission to instructors who have adopted the textbook accompanying this work to post this material online only if the use of the website is restricted by access codes to students in the instructor's class that is using the textbook and provided the reproduced material bears this copyright notice. slides from David Harris adapted by Duncan Elliott Textbook: CMOS VLSI Design - A Circuits and Design Perspective, 4th Edition, N. H. E. Weste & D. Harris Ch 3 IC Process

Ch 3 IC Process

Optical Proximity Correction (OPC) Masks Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Hot Carriers Electric fields across channel impart high energies to some carriers These “hot” carriers may be blasted into the gate oxide where they become trapped Accumulation of charge in oxide causes shift in Vt over time Eventually Vt shifts too far for devices to operate correctly Choose VDD to achieve reasonable product lifetime Worst problems for inverters and NORs with slow input risetime and long propagation delays Use lightly doped drains (LLD) to reduce hot carrier injection (HCI) Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Local Interconnect Ch 3 IC Process

Ch 3 IC Process

11 layers of metal [IBM] Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch 3 IC Process

Ch7 Robustness & Reliability Ch 3 IC Process

Reliability Hard Errors Soft Errors Ch 3 IC Process

Electromigration “Electron wind” causes movement of metal atoms along wires Excessive electromigration leads to open circuits Most significant for unidirectional (DC) current Depends on current density Jdc (current / area) Exponential dependence on temperature Mean Time to Failure (MTTF) Typical limits: Jdc < 1 – 2 mA / mm2 Ch 3 IC Process

Self-Heating Current through wire resistance generates heat Oxide surrounding wires is a thermal insulator Heat tends to build up in wires Hotter wires are more resistive, slower Self-heating limits AC current densities for reliability Typical limits: Jrms < 15 mA / mm2 Ch 3 IC Process

Latchup Latchup: positive feedback leading to VDD – GND short Major problem for 1970’s CMOS processes before it was well understood Avoid by minimizing resistance of body to GND / VDD Use plenty of substrate and well taps Ch 3 IC Process

Guard Rings Latchup risk greatest when diffusion-to-substrate diodes could become forward-biased Surround sensitive region with guard ring to collect injected charge Ch 3 IC Process

Overvoltage High voltages can damage transistors Electrostatic discharge Oxide arcing Punchthrough Time-dependent dielectric breakdown (TDDB) Accumulated wear from tunneling currents Requires low VDD for thin oxides and short channels Use ESD protection structures where chip meets real world Ch 3 IC Process

Soft Errors In 1970’s, DRAMs were observed to occasionally flip bits for no apparent reason Ultimately linked to alpha particles and cosmic rays Collisions with particles create electron-hole pairs in substrate These carriers are collected on dynamic nodes, disturbing the voltage Minimize soft errors by having plenty of charge on dynamic nodes Tolerate errors through ECC, redundancy Ch 3 IC Process

Pitfalls Summary Static CMOS gates are very robust Will settle to correct value if you wait long enough Other circuits suffer from a variety of pitfalls Tradeoff between performance & robustness Very important to check circuits for pitfalls For large chips, you need an automatic checker. Design rules aren’t worth the paper they are printed on unless you back them up with a tool. Ch 3 IC Process