Presentation is loading. Please wait.

Presentation is loading. Please wait.

© 2004 IBM Corporation Power Everywhere POWER5 Processor Update Mark Papermaster VP, Technology Development IBM Systems and Technology Group.

Similar presentations


Presentation on theme: "© 2004 IBM Corporation Power Everywhere POWER5 Processor Update Mark Papermaster VP, Technology Development IBM Systems and Technology Group."— Presentation transcript:

1 © 2004 IBM Corporation Power Everywhere POWER5 Processor Update Mark Papermaster VP, Technology Development IBM Systems and Technology Group

2 © 2004 IBM Corporation POWER : The Most Scaleable Architecture Binary Compatibility Servers Embedded DesktopGames POWER3 POWER4 POWER4+ POWER2 PPC 603e PPC 750 PPC 750FX PPC 970FX PPC 440GX PPC 440GP PPC 401 PPC 405GP POWER5 PPC 750GX PPC 750CXe

3 © 2004 IBM Corporation IBM Powers Mars Exploration ► PowerPC is at the heart of the BAE Systems RAD6000 Single Board Computer, a specialized system enabling the Mars Rovers — Spirit and Opportunity — to explore, examine and photograph the surface of Mars. ► In fact, a new generation of PowerPC based space computers is ready for the next trip to another planet. The RAD750, also built by BAE Systems, is powered by a licensed radiation-hardened PowerPC 750 microprocessor that will power space exploration and Department of Defense applications in the years to come.

4 © 2004 IBM Corporation POWER4 Recognition --- January 2002 “… considering system scalability, bandwidth, chip-level multiprocessing, fault tolerance, and performance --- it is impossible to ignore the accomplishments of the IBM POWER4 architecture … “It has … actually met shipment schedules publicized 2 years ago; and generally lived up to the promise.” – Kevin Krewell Senior Analyst, Microprocessor Report

5 © 2004 IBM Corporation POWER4: Foundation for Systems Value POWER4 High-end Mid-range, Low-end First dual-core microprocessor

6 © 2004 IBM Corporation Autonomic Computing Enhancements 2001-2 POWER4 2006-7 POWER6 65 nm L2 caches Ultra high frequency cores Advanced System Features Chip Multi Processing - Distributed Switch - Shared L2 Dynamic LPARs (16) 180 nm 1.0-1.3 GHz Core 1.0-1.3 GHz Core Distributed Switch Shared L2 2002-3 POWER4+ 1.2-1.9 GHz Core 130 nm Reduced size Lower power Larger L2 More LPARs (32) Shared L2 Distributed Switch 2004-5 POWER5 2005-6 POWER5+ Simultaneous multi-threading Sub-processor partitioning Dynamic firmware updates Enhanced scalability, parallelism High throughput performance Enhanced memory subsystem 90 nm Shared L2 >> GHz Core Distributed Switch 130 nm > GHz Core > GHz Core Distributed Switch Shared L2 POWER Server Roadmap

7 © 2004 IBM Corporation POWER5™ Objectives Build on POWER4 base ► Maintain binary and structural compatibility ► Enhance and extend multiprocessor scalability ► Continue superior performance ► Provide breakthrough virtualization server flexibility ► Deliver power efficient design ► Enhance reliability, availability, serviceability attributes

8 © 2004 IBM Corporation POWER5 Systems --- A New Standard ► Second generation dual core chip ► Intelligent 2-way SMT ► Power management with no performance impact ► 130 nm lithography  276M transistors  8 layers of metal ► Eight way SMP looks like 16-way to software ► All that’s needed is DIMMs and I/O ► 95 mm on a side ► Performance equivalent to >4 p690 MCMs ► Micropartitioning ► Up to 64 physical processors,1280 virtual processors per system ► Virtual I/O ► Virtual LAN

9 © 2004 IBM Corporation Modifications to POWER4 to create POWER5 PP L2 Memory PP Mem Ctl Fab Ctl Reduced L3 Latency Faster access to memory L3 Cntrl L2 L3 Cntrl Larger SMPs Number of chips cut in half

10 © 2004 IBM Corporation Simultaneous Multi-Threading in POWER5 ► Each chip appears as a 4-way SMP to software ► Processor resources dynamically optimized for enhanced multithreading performance ► Dynamic switching between single and multithreaded mode FX0 FX1 FP0 FP1 LS0 LS1 BRX CRL Simultaneous Multi-Threading Thread 0 active Thread 1 active

11 © 2004 IBM Corporation Dynamic Power Management Reduces power automatically – no program intervention required and no performance impact Two components: switching power and leakage power ► Switching power reduction:  Extensive fine-grain, dynamic clock-gating ► Leakage power reduction  Minimal use of low Vt devices

12 © 2004 IBM Corporation Single Thread No Power Management Simultaneous Multi-threading with dynamic power management reduces power consumption below standard, single threaded level Photos taken with thermal sensitive camera while prototype POWER5 chip was undergoing tests Simultaneous Multi-threading Dynamic Power Management

13 © 2004 IBM Corporation Reliability, Availability, Serviceability ► POWER4 drove unscheduled outages to near zero ► POWER5 designed to significantly reduce scheduled outages  Adds dynamic firmware upgrades  Allows for concurrent CEC maintenance ► … while at the same time enhancing basic reliability  Full ECC on chip interconnections including address and tag  Additional centralized resource redundancy

14 © 2004 IBM Corporation POWER5: Delivers system performance and value through leadership technology Leading Technology Lower TCO Superior Availability Superior Flexibility Higher Performance Highest Value / Lowest Risk


Download ppt "© 2004 IBM Corporation Power Everywhere POWER5 Processor Update Mark Papermaster VP, Technology Development IBM Systems and Technology Group."

Similar presentations


Ads by Google