Presentation is loading. Please wait.

Presentation is loading. Please wait.

Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 1 MIB FUNCTIONALITY.

Similar presentations


Presentation on theme: "Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 1 MIB FUNCTIONALITY."— Presentation transcript:

1 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 1 MIB FUNCTIONALITY

2 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 2 INTERFACE TO ETHERNET Ethernet Protocol Drives the Probable Need For RTOS Kernel In MIB Ethernet Protocols to be Used – Probably TCP/IP, UDP, ICMP Multiple Commands or Monitors Can be Sent in a Single Ethernet Frame

3 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 3 RTOS Will Implement TCP/IP Stack May Also be Used to Prioritize Tasks and Handle Interrupts Should be as Compact as Possible We Want to Obtain the RTOS Source Code

4 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 4 COMMANDS Commands Can be Queued for Implementation at an Absolute Time Commands Can be Sent for Immediate Implementation Commands Are Addressed to an Individual MIB A Single Command Can Cause the MIB to Implement Multiple Actions

5 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 5 MONITOR DATA VALUES MIB Can Periodically Send Monitor Data Values Monitor Data Values Can be Requested by Control Computer All Monitor Data Values are Time Stamped Monitors Are Addressed to a Specific Destination Target

6 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 6 MIB TO MIB COMMUNIUCATION Some MIB to MIB Communication Would Be Beneficial, and is Planned

7 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 7 LOADING OF CODE MIB Loads Code From Flash Memory on MIB and Module at Power Up MIB Firmware Runs From On-Chip Memory Flash Memory on Module Can be Loaded by Ethernet

8 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 8 MODULE SERIAL NUMBER, SLOT ID MIB Will Obtain Module Serial Number and Slot ID From the Module

9 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 9 SAFETY OF MODULE The MIB will NOT Implement Tasks Necessary for Safety or Protection of Module

10 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 10 A/D AND D/A CAPABILITIES A/D And D/A Capabilities Will NOT be Directly Implemented by the MIB The MIB Will Communicate With A/D and D/A Converters on the Module Via SPI

11 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 11 TIMING PULSES AVAILABLE TO MIB 1 PPS 10 Second Pulse 19.2 Hz (Transition) 10 ms

12 Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 12 TIME On Board Timer Will Keep Absolute Time to At Least 10 ms Resolution Time Will be Obtained From Control Computer Ahead of a Timing Pulse, and the Timer Will Start at the Arrival of the Pulse


Download ppt "Author George Peck EVLA Hardware Monitor & Control PDR March 13, 2002 1 MIB FUNCTIONALITY."

Similar presentations


Ads by Google