Presentation is loading. Please wait.

Presentation is loading. Please wait.

CALIBRATION OF TEVATRON IONIZATION PROFILE MONITOR (IPM) FRONT END (FE) MODULES Moronkeji Bandele Physics and Engineering Department Benedict College,

Similar presentations


Presentation on theme: "CALIBRATION OF TEVATRON IONIZATION PROFILE MONITOR (IPM) FRONT END (FE) MODULES Moronkeji Bandele Physics and Engineering Department Benedict College,"— Presentation transcript:

1 CALIBRATION OF TEVATRON IONIZATION PROFILE MONITOR (IPM) FRONT END (FE) MODULES Moronkeji Bandele Physics and Engineering Department Benedict College, Columbia, South Carolina Summer Internships in Science and Technology Supervisor: Kwame Bowie

2 August 7, 2007Bandele2 Outline  Motivation  Tevatron IPM DAQ System  Tevatron IPM Front End (FE) Board  Research Objectives  Experimental Analysis  Material Preparation  Initial Function Test  Charge Injection Calibration Test  Long – Term Stability Test  Data Analysis / Calculations  Gain Plots  Conclusions  Future Works  Acknowledgements

3 August 7, 2007Bandele3Motivation  A Data Acquisition (DAQ) instrument for Tevatron  Tevatron Ionization Profile Monitor (IPM) System - to monitor the proton and antiproton beam bunch size and position at a fixed location in the Tevatron  IPM Front End (FE) Components:  In – Tunnel Subsystem  Upstairs Subsystem – implements all the intelligence and control for the Tevatron IPM DAQ system. The Tevatron and Main Injector rings

4 August 7, 2007Bandele4Motivation  In – tunnel Subsystem (Single Euro Card Crate)  Backplane – serves as medium for power supply  Fan – out card – duplicates signals it receives from timing card  Front – end (FE) boards – houses the very important QIE8 chip, developed by engineers at Fermi Lab.  Upstairs Subsystem (Single PC)  Timing Card – timing card sends signals to the Euro card crate (fan – out card) on a single CAT5 cable.  Buffer Boards – stores data received Buffer Card Fan – out Card

5 August 7, 2007Bandele5 Tevatron IPM System flow chart Host PC (Labview) Timing card (PCI) Data Buffer (2*8 ch) PCI Timing fan-out QIE cards (16x 8 ch) Upstairs Subsystem In – tunnel Subsystem

6 August 7, 2007Bandele6 Tevatron IPM DAQ System Computer screen Oscilloscope Schematic Diagram of Experimental Setup Pulse – carrying Cable Channel selectors Trigger Fan-out card Backplane Euro card Crate CAT5 Cable PC Analog Pulse Timing/Clock signal Power supply Pulse Generator FE Boards Bias Resistor Optical Fiber Oscilloscope

7 August 7, 2007Bandele7 Materials Preparation  Solder bias resistor onto cable  Connect cable to channel selector  Insert board (s) into Euro card crate  Insert optical fiber into the optical data link  Connect CAT5 cable into PC and Euro card crate  Connect charge – carrying table to FE board  Power on the pulse generator, power supply, oscilloscope

8 August 7, 2007Bandele8 Material Preparation Channel Selectors Oscilloscope Resistors Power Supply system FE Boards in Euro card crate Bias resistor soldered to cable soldered to cable

9 August 7, 2007Bandele9 Tevatron IPM System Actual Experimental Setup

10 August 7, 2007Bandele10 Tevatron IPM FE Board  Front End portion of the IPM DAQ system  Contains the very important radiation tolerant Application Specific Integrated Circuit (ASIC), QIE8, developed by engineers at Fermi Lab. QIE8 uses parallel circuitry to achieve a dead timeless continuous integration.  FE board functions  QIE8 Chip integrates and digitizes charge received at its input channels  Generate timing and error information for each beam bunch  Transmit data to Buffer Boards via optical link

11 August 7, 2007Bandele11 Front End (FE) Card BACKPLANE QIEs, Biasing, and Interface Power Supply Clock Distribution Circuitry QIE clock = 15 MHz Serializer clock = 40MHz 9 Bits Laser Optical Module 1.6Gb/s Optical Link 9 Bits Logic and Control FPGA Module 8 Point to point PECL Clock Pairs Header Word Serializer PECL QIE clock

12 August 7, 2007Bandele12 IPM FE CARD Overview 1.Optical Link 2.Clock Distribution 3.Crystal Oscillator 4.CERN GOL 5.FPGA 6.Analog Connectors 7.QIE8 Chips 8.Glue Logic 9.Power Regulator 10. Backplane Connectors 6a 5 4 3 2 1 8b 7a 7f 7f 7e 7d 7c 7b 7g 8c 8d 8a 6b 9a 9b 10a 10b

13 August 7, 2007Bandele13 Research Objectives  To test/calibrate the boards  To collect charge data  To analyze data  Testing Process  Initial Functional Test  Charge Injection Calibration Test : Research Focus  Long Term Stability Test

14 August 7, 2007Bandele14 Initial Function Test  Insert FE boards into Euro card crate  Supply power through backplane  Run boards for five consecutive events using Labview program; process data  Monitor closely for errors at channels  Log events in a data text file  Proceed to Charge Injection Calibration Test phase.

15 August 7, 2007Bandele15 Initial Function Test Sample data logged into text file

16 August 7, 2007Bandele16 Charge Injection Calibration Test  Set and record pulse width and amplitude  Calculate expected output charge (area under pulse)  Inject charge to FE board/QIE generated by pulse generator  Run five consecutive events  Read and analyze data using Labview Software  Record Pulse Peak  Convert peak value from QIE code to charge value  Plot experimental results against expected charge value ME!

17 August 7, 2007Bandele17 Charge Injection Calibration Test

18 August 7, 2007Bandele18 Long Term Stability Test  Many boards are placed into Euro card crate  A looping acquisition is started. The acquisition counts the number of errors of each type on each board.  Test is run long enough to acquire enough statistics to be confident of the actual error rate.  This test is repeated with different groups of boards.

19 August 7, 2007Bandele19 Long Term Stability Test Screenshot from the Tevatron IPM Labview program

20 August 7, 2007Bandele20 Data Analysis - Calculation Voltage (V) = Current (I) * Resistance(R), Ohm ’ s Law I = V R 7.32V= I 1.3MΩ;1.3MΩ = 1.3 * 10 6 Ω I = 7.32V 1.3 * 10 6 Ω =5.63 * 10 -6 A Area of Rectangle (Length * breath) = (4.56 * 10 -9 s) * (5.63 * 10 -6 A) = 25.6763 * 10 -15 C = 25.6763fC Area of Triangle {(1/2) * base * height} = {((5.22/2) * 10 -9 s) * (5.63 * 10 -6 A)} =14.6943fC * 2 =29.3886fC Area under the curve (Expected charge value) = Area of Rectangle + Area of Triangle = 25.6763fC + 29.3886fC = 55.0649fC 7.32V / 7.32 * 10 -6 A 15.0ns 4.56ns 5.22ns b a c

21 August 7, 2007Bandele21 Calibration Test - Data QIE codeCharge Value (fC) 43112 44117 45122 46127 47132 48142 49152 50162 51172 52182 53192 54202 55217 56232 57247 Conversion Table Screenshot from the Tevatron IPM Labview program IPM Labview program

22 August 7, 2007Bandele22 Calibration Test - Data Channel 0Channel 1Channel 2Channel 3Channel 4Channel 5Channel 6Channel 7 475455 56555654 495554 59525453 5055545558545253 4854555155 54 43535455 545552 Channel 0 (fC) Channel 1 (fC) Channel 2 (fC) Channel 3 (fC) Channel 4 (fC) Channel 5 (fC) Channel 6 (fC) Channel 7 (fC) 132202217 232217232202 152217202 282182202192 162217202217262202182192 142202217172217 202 112192202217 202217182 Average140206208205242204207194 Raw Data from Lab view Program Converted Data from Lab view Program

23 August 7, 2007Bandele23 channel 0 (fC) channel 1 (fC) channel 2 (fC) channel 3 (fC) channel 4 (fC) channel 5 (fC) channel 6 (fC) channel 7 (fC) Expected Charge (fC) 15ns14020620820524220420719455.0649 35ns294277327289316310320265154.825 55ns432377378397392417422382258.98 channel 0 (fC) channel 1 (fC) channel 2 (fC) channel 3 (fC) channel 4 (fC) channel 5 (fC) channel 6 (fC) channel 7 (fC) Expected Charge (fC) 15ns1121391361371261361451226.59 35ns16917517115616117318116718.59 55ns20319919318620219920719431.08 channel 0 (fC) channel 1 (fC) channel 2 (fC) channel 3 (fC) channel 4 (fC) channel 5 (fC) channel 6 (fC) channel 7 (fC) Expected Charge (fC) 15ns557542527542512537527537715.896 35ns8988789389289688339189482013 55ns113012051215120012251150128512453367.2 Calibration Test - Data 100kΩ 1MΩ 10MΩ

24 August 7, 2007Bandele24 Gain Plots – Board #21

25 August 7, 2007Bandele25 Gain Plots – Board #23

26 August 7, 2007Bandele26Conclusions  Difference in readings due to the variation in the experimental setup from advised specifications for QIE8  Chip was originally designed to function at the Large Hadron Collider (LHC) at CERN  The clock integration period at which the QIE8 operates in Tevatron is 66ns (15.17MHz);should be 25ns (40MHz)  Longer clock integration time is necessary here at the Tevatron at Fermi Lab because of the difference in particle spacing  Bias resistance value of 750kΩ being used in the QIE circuitry, instead of the specified 220kΩ

27 August 7, 2007Bandele27Conclusion  Some channels on some test boards are dead  The majority of the channels have a similar linear transfer function, as expected  Most of the Front End Boards are good and can be used in Tevatron IPM Data Acquisition (DAQ) System

28 August 7, 2007Bandele28 Future Works  There will be modifications made to several components of the channels  Boards will be re – tested until the desired result is attained

29 August 7, 2007Bandele29Acknowledgements  Almighty God  Dianne Engram  Dave Ritchie and Elliot McCrory, Mentors  Kwame Bowie – My Supervisor  Dr Davenport, Mentor  Particle Physics Division / Electrical Engineering Department Staff, 14 th Floor  SIST Interns

30 August 7, 2007Bandele30


Download ppt "CALIBRATION OF TEVATRON IONIZATION PROFILE MONITOR (IPM) FRONT END (FE) MODULES Moronkeji Bandele Physics and Engineering Department Benedict College,"

Similar presentations


Ads by Google