Presentation is loading. Please wait.

Presentation is loading. Please wait.

IAY 0600 Digital Systems Design Digitaalsüsteemide disain Course Overview Alexander Sudnitson Tallinn University of Technology.

Similar presentations


Presentation on theme: "IAY 0600 Digital Systems Design Digitaalsüsteemide disain Course Overview Alexander Sudnitson Tallinn University of Technology."— Presentation transcript:

1 IAY 0600 Digital Systems Design Digitaalsüsteemide disain Course Overview Alexander Sudnitson Tallinn University of Technology

2 2 Administrative Aleksander Sudnitsõn (Alexander Sudnitson) Department of Computer Engineering (Arvutitehnika instituut) Associate Professor (dotsent) ICT-503 aleksander.sudnitson@ttu.ee Tel. +372 5092356 www.pld.ttu.ee/~alsu

3 3 Course resources www.pld.ttu.ee/~alsu IAY0600 Digital Systems Design (LECTURESIAY0600 Digital Systems Design (LECTURES) Digitaalsüsteemide disain IAY0600l Digital Systems Design (WORKSHOPS) IAY0600l Digital Systems Design (WORKSHOPS) Digitaalsüsteemide disain (LABS)

4 4 Lectures Lecture: Wednesday 14.00 - 15.30 http://ati.ttu.ee/~alsu/IAY0600.html The first regular Lab time: 16.09.2015, 16.00 9.09.2015 are lectures only 14.00 – 17.30

5 5 Labs A.Wednesday 16.00 - 17.30 (19.15) B. Thursday 17.45 – 19.15 (21.00) Assistant: research scientist, Dimitri Mihhajlov, PhD Technical Assistant: early stage researcher Artjem Rjabov The first regular Lab time: 16.09.2015, 16.00

6 6 Labs http://ati.ttu.ee/~alsu/IAY0600l.html IAY0600l

7 7 Grading To stimulate the student’s activity a project-based evaluation approach is adopted. Grading consists of control of knowledge in examinations (20 points in final grade) and of the demonstration of the projects and the quality of a written reports (40 points in final grade for doing compulsary labs, up to additional 40 points in final grade for doing optional labs). “LEARN BY DOING” Learning By Example Using VHDL (with FPGA Evaluation Boards)

8 8 Passing a Lab Every completed experiment (project) must be presented to Assistant (D. Mihhailov), who will evaluate student’s results and effort Each lab is passed in three steps: Step 1: Visual demonstration Step 2: Submission of the report Step 3: Defence/discussion of the report Labs can be done either individually, or in teams of two. Note, that in case of teamwork Step 2 and Step 3 MUST be done by each team member separately.

9 9 Compulsory Labs Labs labelled “compulsory” form the basic core of the course. In order to pass the course these labs MUST be completed within the deadline. Passing all compulsory labs yields the minimum positive final grade and allows possibility to attend the exam. Comparator Adder Parameterizable Adder LFSR Finite-State Machine

10 10 Optional Labs Labs labelled “optional” are more advanced labs that are not required to be completed in order to pass the course. However, each successfully passed optional lab increases the final grade (up to the maximum for doing all optional labs). Greatest Common Divisor Creeping Line RISC Processor

11 11 Labs Xilinx FPGA Tools The laboratory assignments are done using the Xilinx ISE Software. simulation synthesis implementation Digilent Nexys3 FPGA Board

12

13 13 Course goals to elaborate knowledge of the design process from design description in VHDL through functional simulation, synthesis, timing simulation, and PLD (FPGA) programming; to gain experience in designing and verifying digital systems using synthesis and simulation tools; to provide students the theory and practice of rapid prototyping of digital systems in a laboratory environment;

14 14 Outcomes to proceed from a digital system description in VHDL to its implementation in a PLD (FPGA) using of a number of computer-aided design software tools; to understand how to interpret design tool outputs in evaluating alternative system designs for a specific set of requirements, and how to use the knowledge gained to improve the design; to understand and comprehend asynchronous design methods, computational models, design terminology.

15 Why is this course worth taking? VHDL for synthesis: one of the most sought-after skills knowledge of state-of-the-art tools used in the industry knowledge of the modern FPGA & ASIC technologies unique knowledge and practical skills that make you competitive on the job market

16 16 Main topics The course is based on the development of a real-world projects and case studies Synthesizable VHDL Digital systems design methodology using VHDL and PLD (FPGA) FPGAs as means for building reconfigurable systems Rapid prototyping of digital systems.

17 17 Slides http://ati.ttu.ee/~alsu/IAY0600.html Lecture slides (to be published before each lecture). Auxiliary material: Digital Systems Modeling and Synthesis http://www.ati.ttu.ee/IAY0340/

18 18 Textbooks Short K. L. VHDL for Engineers, Pearson Education, Inc., 2009, 2013. Chu P.P. FPGA Prototyping Using VHDL Examples: Xilinx Spartan-3 Version, Jonh, Willey & Sons, 2008. Pedroni V. A. Circuit Design and Simulation with VHDL, Massachusetts Institute of Technology, 2010. Skljarov V., Skliarova I., Sudnitson A. Design of FPGA- based Circuits using Hierarchical Finite State Machines. TUT Press, Tallinn, 2012, 240 p. Richard E. Haskell & Darrin M. Hanna, "Digital Design“, 2 nd Edition, 2012


Download ppt "IAY 0600 Digital Systems Design Digitaalsüsteemide disain Course Overview Alexander Sudnitson Tallinn University of Technology."

Similar presentations


Ads by Google