Presentation is loading. Please wait.

Presentation is loading. Please wait.

7 June 2006 SLAC DOE Review M. Breidenbach 1 KPiX & EMCal SLAC –D. Freytag –G. Haller –R. Herbst –T. Nelson –mb Oregon –J. Brau –R. Frey –D. Strom BNL.

Similar presentations


Presentation on theme: "7 June 2006 SLAC DOE Review M. Breidenbach 1 KPiX & EMCal SLAC –D. Freytag –G. Haller –R. Herbst –T. Nelson –mb Oregon –J. Brau –R. Frey –D. Strom BNL."— Presentation transcript:

1 7 June 2006 SLAC DOE Review M. Breidenbach 1 KPiX & EMCal SLAC –D. Freytag –G. Haller –R. Herbst –T. Nelson –mb Oregon –J. Brau –R. Frey –D. Strom BNL –V. Radeka UC Davis –R. Lander –M. Trapanni

2 7 June 2006 SLAC DOE Review M. Breidenbach 2 SiD Calorimetry Significant component of the motivation for the SiD strategic design is excellent jet energy resolution – within rational and constrained cost. Proposed solution is an imaging calorimeter optimized for particle flow analysis.

3 7 June 2006 SLAC DOE Review M. Breidenbach 3 After removing charged tracks and associated calorimeter hits After removing photons K0LK0L n

4 7 June 2006 SLAC DOE Review M. Breidenbach 4 SiD EMCal Issues High spatial segmentation –Pixellate large area Si detectors that can tile surface. –Closely couple readout electronics to maximize performance, minimize cables. Minimize transverse shower spread – small Moliere radius –Tungsten radiator –Minimal gap – 1 mm seems ok but certainly challenging. High temporal segmentation –Minimize confusion by tagging hits with bunch crossing –Measure several hits per train Manage thermal issues from the beginning –Take full advantage of ILC duty cycle (1 ms train, 199 ms off) to minimize average power. –Transfer that heat to radiator material and remove on edge, avoiding separate conduction layers or fluid flow in stack.

5 7 June 2006 SLAC DOE Review M. Breidenbach 5 SiD ECAL overview CAD overview R 1.27 m 20 layers x 2.5 mm thick W 10 layers x 5 mm thick W ~ 1mm Si detector gaps Preserve Tungsten R M eff = 12mm Highly segmented Si pads 12 mm 2

6 7 June 2006 SLAC DOE Review M. Breidenbach 6 Conceptual design Very aggressive mechanical and electronics integration is needed to preserve the Moliere radius FEA analysis is in progress W plates joined by ‘rods’ Wafers ‘on’ W ReadOut chips on wafers W plate ~ 200 Kg Module ~7000 Kg SLAC/ Annecy

7 7 June 2006 SLAC DOE Review M. Breidenbach 7 Wafer and readout chip connections

8 7 June 2006 SLAC DOE Review M. Breidenbach 8 Detector Layout Real Thing

9 7 June 2006 SLAC DOE Review M. Breidenbach 9

10 7 June 2006 SLAC DOE Review M. Breidenbach 10 Si Detector, version 2 design Accommodate mechanical structure. Topside bias connection Improve trace design 1024 pixels

11 7 June 2006 SLAC DOE Review M. Breidenbach 11 KPiX Overview SLAC/Oregon/BNL is developing a read out chip (ROC) motivated by the Si-W calorimeter. –Highly integrated into structural design – bump bonded to detector –1024 pixels / ROC ---Thus working name KPiX –Rough concept for “DAQ” strategy. Identical architecture should work for Si strips. (A reduced dynamic range 2048 pixel chip was considered and dropped in favor of one development project) Identical architecture should work for HCal and muon system (features added to baseline for input signal polarity inversion). Beginning architectural integration in detector. Will not work for very forward systems.

12 7 June 2006 SLAC DOE Review M. Breidenbach 12 Data Concentrator “Longitudinal” Data Cable “Transverse” Data Cable Detectors Readout Chip “KPix” Tungsten Radiator Locating Pins Conceptual Schematic – Not to any scale!!! ~ 1m

13 7 June 2006 SLAC DOE Review M. Breidenbach 13 Tungsten Si Detector KPix Kapton Kapton Data Cable Bump Bonds Metallization on detector from KPix to cable Thermal conduction adhesive EMCal Schematic Cross section Heat Flow

14 7 June 2006 SLAC DOE Review M. Breidenbach 14 Charge Amplifier Track & Hold (x4) Cal strobe gated by 1024 long SR. Pixel pattern arbitrary. Event discriminator implemented as limiter followed by discriminator. Limiter holds off resets, permitting longer integration time for discriminator and data hold. Discriminator threshold selected from either of two ROC wide DAC’s.

15 7 June 2006 SLAC DOE Review M. Breidenbach 15 Signals –<2000 e noise –Require MIPs with S/N > 7 –Max. signal 2500 MIPs (5mm pixels) Capacitance –Pixels: 5.7 pF –Traces: ~0.8 pF per pixel crossing –Crosstalk: 0.8 pF/Gain x Cin < 1% Resistance –300 ohm max Power –< 40 mW/wafer  power cycling (An important LC feature!) Provide fully digitized outputs of charge and time on one ASIC for every wafer. Electronics requirements

16 7 June 2006 SLAC DOE Review M. Breidenbach 16 Pulse “Shaping” Take full advantage of synchronous bunch structure: –Reset (clamp) feedback cap before bunch arrival. This is equivalent to double correlated sampling, except that the “before” measurement is forced to zero. This takes out low frequency noise and any integrated excursions of the amplifier. –Integration time constant will be 0.5 – 1 μsec. Sample synchronously at 2 – 3 integration time constants. –Time from reset 1 – 3 μsec, which is equivalent to a 1 – 3 μsec differentiation. Noise: ~1000 e - for ~ 20 pF. (100 μA through input FET).

17 7 June 2006 SLAC DOE Review M. Breidenbach 17 Power

18 7 June 2006 SLAC DOE Review M. Breidenbach 18 KPiX SiD Readout Chip One cell. Dual range, time measuring, 13 bit, quad buffered Prototype: 2x32 cells: full: 32x32 Prototype 2 now being tested at SLAC.

19 7 June 2006 SLAC DOE Review M. Breidenbach 19

20 7 June 2006 SLAC DOE Review M. Breidenbach 20 Data Flow - ~ 4 Mb/train from backgrounds…

21 7 June 2006 SLAC DOE Review M. Breidenbach 21 Comments The basic KPiX architecture should work with all the low occupancy sub- systems- –Including Tracker, EmCal, HCal, and muon system. –It (probably) does not address VXD issues – presumably CMOS to be developed – or the completely occupied Very Forward Calorimeters. –A variant might work in the forward regions of the tracker and calorimeters. The architecture is insensitive to the bunch separation within a train. The cost of a mask set is high, so development will be with 2 x 32 subsets instead of the 32 x 32 array. The unit cost of a large number of chips seems fine - <~ $40. Substantial design and simulation is done on KPiX Readout chip. KPiX3 ~ready to go, but will await testing of KPiX2 which came back last week.


Download ppt "7 June 2006 SLAC DOE Review M. Breidenbach 1 KPiX & EMCal SLAC –D. Freytag –G. Haller –R. Herbst –T. Nelson –mb Oregon –J. Brau –R. Frey –D. Strom BNL."

Similar presentations


Ads by Google