Presentation is loading. Please wait.

Presentation is loading. Please wait.

CS61C L16 Representations of Combinatorial Logic Circuits (1) Beamer, Summer 2007 © UCB Scott Beamer Instructor inst.eecs.berkeley.edu/~cs61c CS61C :

Similar presentations


Presentation on theme: "CS61C L16 Representations of Combinatorial Logic Circuits (1) Beamer, Summer 2007 © UCB Scott Beamer Instructor inst.eecs.berkeley.edu/~cs61c CS61C :"— Presentation transcript:

1

2 CS61C L16 Representations of Combinatorial Logic Circuits (1) Beamer, Summer 2007 © UCB Scott Beamer Instructor inst.eecs.berkeley.edu/~cs61c CS61C : Machine Structures Lecture #16 – Representations of Combinatorial Logic Circuits 2007-7-23 Plug-in Hybrid Upgrades Available sfgate.com

3 CS61C L16 Representations of Combinatorial Logic Circuits (2) Beamer, Summer 2007 © UCB Review We use feedback to maintain state Register files used to build memories D-FlipFlops used to build Register files Clocks tell us when D-FlipFlops change Setup and Hold times important TODAY Representation of CL Circuits -Truth Tables -Logic Gates -Boolean Algebra

4 CS61C L16 Representations of Combinatorial Logic Circuits (3) Beamer, Summer 2007 © UCB Truth Tables 0

5 CS61C L16 Representations of Combinatorial Logic Circuits (4) Beamer, Summer 2007 © UCB TT Example #1: 1 iff one (not both) a,b=1 aby 000 011 101 110

6 CS61C L16 Representations of Combinatorial Logic Circuits (5) Beamer, Summer 2007 © UCB TT Example #2: 2-bit adder How Many Rows?

7 CS61C L16 Representations of Combinatorial Logic Circuits (6) Beamer, Summer 2007 © UCB TT Example #3: 32-bit unsigned adder How Many Rows?

8 CS61C L16 Representations of Combinatorial Logic Circuits (7) Beamer, Summer 2007 © UCB TT Example #3: 3-input majority circuit

9 CS61C L16 Representations of Combinatorial Logic Circuits (8) Beamer, Summer 2007 © UCB Logic Gates (1/2)

10 CS61C L16 Representations of Combinatorial Logic Circuits (9) Beamer, Summer 2007 © UCB And vs. Or review – Dan’s mnemonic AND Gate C A B SymbolDefinition AN D

11 CS61C L16 Representations of Combinatorial Logic Circuits (10) Beamer, Summer 2007 © UCB Logic Gates (2/2)

12 CS61C L16 Representations of Combinatorial Logic Circuits (11) Beamer, Summer 2007 © UCB 2-input gates extend to n-inputs N-input XOR is the only one which isn’t so obvious It’s simple: XOR is a 1 iff the # of 1s at its input is odd 

13 CS61C L16 Representations of Combinatorial Logic Circuits (12) Beamer, Summer 2007 © UCB Administrivia Midterm TONIGHT 7-10pm in 10 Evans Bring -Pencils/pens -One 8.5”x11” sheet of notes -Green Sheet (or copy of it) Don’t bring calculators (or other large electronics) Assignments HW5 due 7/26 (up today) HW6 due 7/29

14 CS61C L16 Representations of Combinatorial Logic Circuits (13) Beamer, Summer 2007 © UCB Truth Table  Gates (e.g., majority circ.)

15 CS61C L16 Representations of Combinatorial Logic Circuits (14) Beamer, Summer 2007 © UCB Truth Table  Gates (e.g., FSM circ.) PSInputNSOutput 000 0 1010 0000 011100 0000 101001 or equivalently…

16 CS61C L16 Representations of Combinatorial Logic Circuits (15) Beamer, Summer 2007 © UCB Boolean Algebra George Boole, 19 th Century mathematician Developed a mathematical system (algebra) involving logic later known as “Boolean Algebra” Primitive functions: AND, OR and NOT The power of BA is there’s a one-to-one correspondence between circuits made up of AND, OR and NOT gates and equations in BA + means OR, means AND, x means NOT

17 CS61C L16 Representations of Combinatorial Logic Circuits (16) Beamer, Summer 2007 © UCB Boolean Algebra (e.g., for majority fun.) y = a b + a c + b c

18 CS61C L16 Representations of Combinatorial Logic Circuits (17) Beamer, Summer 2007 © UCB Boolean Algebra (e.g., for FSM) PSInputNSOutput 000 0 1010 0000 011100 0000 101001 or equivalently… y = PS 1 PS 0 INPUT

19 CS61C L16 Representations of Combinatorial Logic Circuits (18) Beamer, Summer 2007 © UCB BA: Circuit & Algebraic Simplification BA also great for circuit verification Circ X = Circ Y? use BA to prove!

20 CS61C L16 Representations of Combinatorial Logic Circuits (19) Beamer, Summer 2007 © UCB Laws of Boolean Algebra

21 CS61C L16 Representations of Combinatorial Logic Circuits (20) Beamer, Summer 2007 © UCB Boolean Algebraic Simplification Example

22 CS61C L16 Representations of Combinatorial Logic Circuits (21) Beamer, Summer 2007 © UCB Canonical forms (1/2) Sum-of-products (ORs of ANDs)

23 CS61C L16 Representations of Combinatorial Logic Circuits (22) Beamer, Summer 2007 © UCB Canonical forms (2/2)

24 CS61C L16 Representations of Combinatorial Logic Circuits (23) Beamer, Summer 2007 © UCB Peer Instruction A. (a+b) (a+b) = b B. N-input gates can be thought of cascaded 2-input gates. I.e., (a ∆ bc ∆ d ∆ e) = a ∆ (bc ∆ (d ∆ e)) where ∆ is one of AND, OR, XOR, NAND C. You can use NOR(s) with clever wiring to simulate AND, OR, & NOT ABC 1: FFF 2: FFT 3: FTF 4: FTT 5: TFF 6: TFT 7: TTF 8: TTT

25 CS61C L16 Representations of Combinatorial Logic Circuits (24) Beamer, Summer 2007 © UCB A. (a+b)(a+b) = aa+ab+ba+bb = 0+b(a+a)+b = b+b = b TRUE B. (next slide) C. You can use NOR(s) with clever wiring to simulate AND, OR, & NOT. ° NOR(a,a)= a+a = aa = a ° Using this NOT, can we make a NOR an OR? An And? ° TRUE Peer Instruction Answer A. (a+b) (a+b) = b B. N-input gates can be thought of cascaded 2-input gates. I.e., (a ∆ bc ∆ d ∆ e) = a ∆ (bc ∆ (d ∆ e)) where ∆ is one of AND, OR, XOR, NAND C. You can use NOR(s) with clever wiring to simulate AND, OR, & NOT ABC 1: FFF 2: FFT 3: FTF 4: FTT 5: TFF 6: TFT 7: TTF 8: TTT

26 CS61C L16 Representations of Combinatorial Logic Circuits (25) Beamer, Summer 2007 © UCB A. B. N-input gates can be thought of cascaded 2-input gates. I.e., (a ∆ bc ∆ d ∆ e) = a ∆ (bc ∆ (d ∆ e)) where ∆ is one of AND, OR, XOR, NAND…FALSE Let’s confirm! CORRECT 3-input XYZ|AND|OR|XOR|NAND 000| 0 |0 | 0 | 1 001| 0 |1 | 1 | 1 010| 0 |1 | 1 | 1 011| 0 |1 | 0 | 1 100| 0 |1 | 1 | 1 101| 0 |1 | 0 | 1 110| 0 |1 | 0 | 1 111| 1 |1 | 1 | 0 CORRECT 2-input YZ|AND|OR|XOR|NAND 00| 0 |0 | 0 | 1 01| 0 |1 | 1 | 1 10| 0 |1 | 1 | 1 11| 1 |1 | 0 | 0 0 0 0 1 0 1 1 1 0 1 0 1 0 1 1 0 0 1 0 0 1 1 1 1 Peer Instruction Answer (B)

27 CS61C L16 Representations of Combinatorial Logic Circuits (26) Beamer, Summer 2007 © UCB “And In conclusion…” Pipeline big-delay CL for faster clock Finite State Machines extremely useful You’ll see them again in 150, 152 & 164 Use this table and techniques we learned to transform from 1 to another


Download ppt "CS61C L16 Representations of Combinatorial Logic Circuits (1) Beamer, Summer 2007 © UCB Scott Beamer Instructor inst.eecs.berkeley.edu/~cs61c CS61C :"

Similar presentations


Ads by Google