J. Brau LCWS 2006 March, 20061 J. Brau LCWS 2006 - Bangalore March, 2006 C. Baltay, W. Emmet, H. Neal, D. Rabinowitz Yale University Jim Brau, O. Igonkina,

Slides:



Advertisements
Similar presentations
Jim Brau ACFA Linear Collider Workshop, Beijing February 6, Development of an ILC vertex detector sensor with single bunch crossing tagging Chronopixel.
Advertisements

March, 11, 2006 LCWS06, Bangalore, India Very Forward Calorimeters readout and machine interface Wojciech Wierba Institute of Nuclear Physics Polish Academy.
Terra-Pixel APS for CALICE Progress meeting 10 th Nov 2005 Jamie Crooks, Microelectronics/RAL.
10 Nov 2004Paul Dauncey1 MAPS for an ILC Si-W ECAL Paul Dauncey Imperial College London.
Progress towards a Long Shaping-Time Readout for Silicon Strips Bruce Schumm SCIPP & UC Santa Cruz SLAC LCWS05 July 28-31, 2004.
19 March 2005 LCWS 05 M. Breidenbach 1 SiD Electronic Concepts SLAC –D. Freytag –G. Haller –J. Deng –mb Oregon –J. Brau –R. Frey –D. Strom BNL –V. Radeka.
Chronopixel R&D status – May 2014 N. B. Sinev University of Oregon, Eugene In collaboration with J.E.Brau, D.M.Strom (University of Oregon, Eugene, OR),
A new idea of the vertex detector for ILC Y. Sugimoto Nov
R&D Status of FPCCD Vertex Detector Dec.1, 2006 Yasuhiro Sugimoto KEK.
Development of Readout ASIC for FPCCD Vertex Detector 01 October 2009 Kennosuke.Itagaki Tohoku University.
Status of the Chronopixel Project
Chronopixel status N. B. Sinev University of Oregon, Eugene In collaboration with J.E.Brau, D.M.Strom (University of Oregon, Eugene, OR), C.Baltay, W.Emmet,
Study of FPCCD Vertex Detector 12 Jul. th ACFA WS Y. Sugimoto KEK.
Chronopixel project status N. B. Sinev University of Oregon, Eugene In collaboration with J.E.Brau, D.M.Strom (University of Oregon, Eugene, OR), C.Baltay,
1 Nick Sinev LCWS08, University of Illinois at Chicago November 18, 2008 Status of the Chronopixel project J. E. Brau, N. B. Sinev, D. M. Strom University.
Fine Pixel CCD Option for the ILC Vertex Detector
Jim Brau LCWS07, DESY May 31, Development of an ILC vertex detector sensor with single bunch crossing tagging Chronopixel ł Sensors for the ILC J.
07 October 2004 Hayet KEBBATI -1- Data Flow Reduction and Signal Sparsification in MAPS Hayet KEBBATI (GSI/IReS)
1 Digital Active Pixel Array (DAPA) for Vertex and Tracking Silicon Systems PROJECT G.Bashindzhagyan 1, N.Korotkova 1, R.Roeder 2, Chr.Schmidt 3, N.Sinev.
Fully depleted MAPS: Pegasus and MIMOSA 33 Maciej Kachel, Wojciech Duliński PICSEL group, IPHC Strasbourg 1 For low energy X-ray applications.
Status of the Chronopixel Project N. B. Sinev University of Oregon, Eugene In collaboration with J.E.Brau, D.M.Strom (University of Oregon, Eugene, OR),
Vertex Detector for GLD 3 Mar Y. Sugimoto KEK.
Impact parameter resolution study for ILC detector Tomoaki Fujikawa (Tohoku university) ACFA Workshop in Taipei Nov
VIP1: a 3D Integrated Circuit for Pixel Applications in High Energy Physics Jim Hoff*, Grzegorz Deptuch, Tom Zimmerman, Ray Yarema - Fermilab *
Fine Pixel CCD for ILC Vertex Detector ‘08 7/31 Y. Takubo (Tohoku U.) for ILC-FPCCD vertex group ILC vertex detector Fine Pixel CCD (FPCCD) Test-sample.
26 Apr 2009Paul Dauncey1 Digital ECAL: Lecture 1 Paul Dauncey Imperial College London.
FPCCD VTX Overview Yasuhiro Sugimoto KEK Tokubetsu-Suisin annual meeting 11.
CLIC_ILD vertex detector modules and stave Layout Mathieu Benoit 15/03/12 mini workshop on engineering aspects of the CLIC vertex detectors 1.
Thin Silicon R&D for LC applications D. Bortoletto Purdue University Status report Hybrid Pixel Detectors for LC.
PHASE-1B ACTIVITIES L. Demaria – INFN Torino. Introduction  The inner layer of the Phase 1 Pixel detector is exposed to very high level of irradiation.
Performance and occupancies in a CCD vertex detector with endcaps Toshinori Abe and John Jaros 04/21/04.
FPCCD Vertex detector 22 Dec Y. Sugimoto KEK.
Technology Overview or Challenges of Future High Energy Particle Detection Tomasz Hemperek
1 Nick Sinev LCWS10 SiD meeting March 29, 2010 Chronopixe status J. E. Brau, N. B. Sinev, D. M. Strom University of Oregon, Eugene C. Baltay, H. Neal,
Silicon Detector Tracking ALCPG Workshop Cornell July 15, 2003 John Jaros.
26 Apr 2009Paul Dauncey1 Digital ECAL: Lecture 2 Paul Dauncey Imperial College London.
PIXEL Slow Simulation Xin Li 3/16/2008. CMOS Active Pixel Sensor (APS) Epitaxy is a kind of interface between a thin film and a substrate. The term epitaxy.
Irfu saclay Development of fast and high precision CMOS pixel sensors for an ILC vertex detector Christine Hu-Guo (IPHC) on behalf of IPHC (Strasbourg)
Impact parameter resolutions for ILC detector Tomoaki Fujikawa (Tohoku university) ACFA Workshop in Taipei Nov
M. Deveaux, CBM-Collaboration-Meeting, 25 – 28. Feb 2008, GSI-Darmstadt Considerations on the material budget of the CBM Micro Vertex Detector. Outline:
CMOS MAPS with pixel level sparsification and time stamping capabilities for applications at the ILC Gianluca Traversi 1,2
Rutherford Appleton Laboratory Particle Physics Department G. Villani CALICE MAPS Siena October th Topical Seminar on Innovative Particle and.
1 Nick Sinev LCWS10 Vertex session March 28, 2010 Chronopixe first prototype tests J. E. Brau, N. B. Sinev, D. M. Strom University of Oregon, Eugene C.
S TATUS OF THE C HRONOPIXEL P ROJECT N. B. Sinev University of Oregon, Eugene In collaboration with J.E.Brau, D.M.Strom (University of Oregon, Eugene,
1 Nick Sinev, ALCPG March 2011, Eugene, Oregon Investigation into Vertex Detector Resolution N. B. Sinev University of Oregon, Eugene.
Chronopixel R&D status – October 2013 N. B. Sinev University of Oregon, Eugene In collaboration with J.E.Brau, D.M.Strom (University of Oregon, Eugene,
Oct Monolithic pixel detector Update  One chip combining both sensor and read-out – source of ionization e- : epitaxial layer of chip – e- collected.
Andrei Nomerotski, University of Oxford ILC VD Workshop, Menaggio 22 April 2008 SiD Vertex Detector.
Review of Micromegas Tracking Detectors for CLAS12 – May 7, 2009 Reviewers: Madhu Dixit, Mac Mestayer Presentations covered the following topics: –detector.
Monolithic CMOS Pixel Detectors for ILC Vertex Detection C. Baltay, W. Emmet, D. Rabinowitz Yale University Jim Brau, N. Sinev, D. Strom University of.
TRACKING AND VERTEXING SUMMARY Suyong Choi Korea University.
5 May 2006Paul Dauncey1 The ILC, CALICE and the ECAL Paul Dauncey Imperial College London.
6/19/06 Su DongSiD Advisory: VXD DOD Summary II1 VXD DOD Summary (II) Sensors & Other system Issues.
10/25/2007Nick Sinev, ALCPG07, FNAL, October Simulation of charge collection in chronopixel device Nick Sinev, University of Oregon.
Simulation Plan Discussion What are the priorities? – Higgs Factory? – 3-6 TeV energy frontier machine? What detector variants? – Basic detector would.
Low Mass, Radiation Hard Vertex Detectors R. Lipton, Fermilab Future experiments will require pixelated vertex detectors with radiation hardness superior.
FP-CCD GLD VERTEX GROUP Presenting by Tadashi Nagamine Tohoku University ILC VTX Ringberg Castle, May 2006.
Design and Characterization of a Novel, Radiation-Resistant Active Pixel Sensor in a Standard 0.25 m CMOS Technology P.P. Allport, G. Casse, A. Evans,
Monolithic CMOS Pixel Detectors for ILC Vertex Detection
Hybrid Pixel R&D and Interconnect Technologies
Silicon Pixel Detector for the PHENIX experiment at the BNL RHIC
Status of the Chronopixel Project
5% The CMS all silicon tracker simulation
Vertex Detector R&D N. B. Sinev University of Oregon, Eugene
SCIENTIFIC CMOS PIXELS
Yasuhiro Sugimoto KEK 17 R&D status of FPCCD VTX Yasuhiro Sugimoto KEK 17
FPCCD Vertex Detector for ILC
Beam Test Results for the CMS Forward Pixel Detector
GLD IR optimization and background study
Enhanced Lateral Drift (ELAD) sensors
Presentation transcript:

J. Brau LCWS 2006 March, J. Brau LCWS Bangalore March, 2006 C. Baltay, W. Emmet, H. Neal, D. Rabinowitz Yale University Jim Brau, O. Igonkina, N. Sinev, D. Strom University of Oregon

J. Brau LCWS 2006 March, ILC Vertex Detectors S i DS i D GLD LDC

J. Brau LCWS 2006 March, Z= 6.25cm SiD Vertex Layout 5 barrel layers 4 end disks SiD 00 Design drivers: Smallest radius possible Clear pair background Seed tracks & vertexing Improve forward region Role: Z [cm] R [cm] 5 Tesla

J. Brau LCWS 2006 March, SiD Vertex Detector BARREL –100 sensors –1750 cm 2 FORWARD –288 sensors –2100 cm 2

J. Brau LCWS 2006 March, ORIGINAL IDEA –Hierarchical array (Macro/Micro) w/SARNOFF

J. Brau LCWS 2006 March, Summary Investigation of Hierarchical Approach –Macro/Micro Hybrid (50 um  ~5 um)  Macro only, reduced to um pixel Completed Macropixel design –645 transistors –Spice simulation verified design –TSMC 0.18 um -> um pixel Next phase under consideration –Complete design of Macro pixel –Deliverable –tape out for foundry (this year) Future –Fab 50 um Macro pixel design –Then, um pixel (Macro pixel)

J. Brau LCWS 2006 March, 20067

8

9 Background Hits Dominate Vertex Detector Events of interest are relatively rare – –less than 1 Hertz. –hit rate in Vertex Detector dominated by background. Detailed calculations yield an expected background estimate of 0.03 hits/mm 2 /Bunch Crossing However, with considerable uncertainty on this level of background. –Difficult calculation. –Background will depend on final choice of collider design details.

J. Brau LCWS 2006 March, The Macropixel Array is Critical Big Pixel size (initially 50 um x 50 um) limits the tolerance to higher backgrounds. Therefore important to strive to reduce Big Pixel size. –Reducing the Big Pixel size to 10 um x 10 um (or even 15 um x 15 um) makes detector much more tolerant to backgrounds. –Macropixel Array (Big Pixel size) of um might not need complement of micropixels simplified design of single layer of "Macropixels" with time information Might not need analog information.

J. Brau LCWS 2006 March, What Limits the Macropixel Size –Compress Big Pixel size, retaining storage of hit time information for 4 hits/pixel/bunch-xing –Area needed with present technology (0.25 um?) Comparator/counter/latch, etc., circuit Storage of up to 4 hits, i.e., 14 bits x 4 deep –Process Technology - how does pixel size scale as process technology goes 0.25 um, 0.13 um, etc? What do you need to go to 10 um x 10 um pixels? Can you estimate the progress of this technology? What's available today? –Much more interesting - what will be available - 5 years from now when we need to fabricate the actual devices?; –How much does it help to reduce max number of time stamps stored to 2 or 3?

J. Brau LCWS 2006 March, Readout Procedure and Speed First, some numbers: –Consider chips 22 mm x 125 mm = 2750 mm 2 – –Total no. of 10 um x 10 um pixels = 27.5 x 1O 6 pixels/chip – –Total hits.03 x 2820 x 2750 = 2 x l0 5 hits/chip/bunch train How long does it take to interrogate a pixel to see if it has a hit (presumably look of a single bit flag?) How long does it take to read out one hit pixel –X info (up to 2200) - 12 bits + parity = 14 bits –Y info (up to 12500) - 14 bits + parity = 16 bits –Time (up to 3000) - 12 bits + parity = 14 bits 44 bits total 2 x 10 5 hits/chip x 44 bits/hit / 50 MHertz = 176 msec Might divide each chip into parallel readout streams (10-20) to accommodate higher background rates?

J. Brau LCWS 2006 March,

J. Brau LCWS 2006 March, Charge Spreading Important to minimize charge spreading –pixel size sets scale that would reduce need for analog information. How small can we keep the charge spreading? –Thickness of expitaxial layer - 10 to 15 um –Possible approach - full depletion of epitaxial layer requires high resistivity? - few kohm-cm? or less? –Depletion voltage, field in epilayer?

J. Brau LCWS 2006 March,

J. Brau LCWS 2006 March, Read Noise Minimum ionizing particle leaves  88e - /micron in expitaxial layer –10 um thick epi x 88e-/um = 880 electrons GOAL - signal to noise of 10 to 20 –Can we keep read noise below 50 e- or so? –This consideration determines thickness of the exitaxial layer.

J. Brau LCWS 2006 March, Power Consumption Keep power to ~100 millwatts/chip (goal) ~4 mW/cm 2 Trade-off noise with power Make design choices which optimize noise/power tradeoffs

J. Brau LCWS 2006 March,

J. Brau LCWS 2006 March, Power Dissipation Analysis Additional 67- to 100-fold reduction expected by power cycling analog components (0.37 – 0.55 uW)

J. Brau LCWS 2006 March, Other Considerations Dark Current –Keep it small –Sarnoff – will reset array on each bunch Should not be a problem Operating Temperature –Sarnoff expects modest cooling (<0  C adequate) Device Thickness –Thinning below 50 um looks feasible B Field – Lorentz angle 

J. Brau LCWS 2006 March, Spice Model Verification of Design

J. Brau LCWS 2006 March, SARNOFF Response to Question on Future Technology Roadmap: Macropixel size estimation vs. Mixed-signal Process Technologies

J. Brau LCWS 2006 March, CONCLUSION Completed macropixel design –645 transistors –Spice simulation verifies design –TSMC 0.18 um -> um pixel Next phase under consideration –Complete design of macro pixel –Deliverable –tape out for foundry Future –Fab 50 um pixel chip –Then, um pixel

J. Brau LCWS 2006 March, EXTRAS

J. Brau LCWS 2006 March,

J. Brau LCWS 2006 March,

J. Brau LCWS 2006 March, Power Reduction Ratio = 1/67 to 1/100 (0.552  W to 0.37  W) Activate the Detector and the Comparator during the Bunch Train and deactivate rest of the time Power Reduction Method

J. Brau LCWS 2006 March,