A Hadron Calorimeter with Resistive Plate Chambers José Repond Argonne National Laboratory Presented by Andy White University of Texas at Arlington LCWS.

Slides:



Advertisements
Similar presentations
Development of high rate RPCs Lei Xia Argonne National Laboratory.
Advertisements

Status of DHCAL Slice Test Data Analysis Lei Xia ANL-HEP All results preliminary.
1 m 3 Prototype Digital Hadron Calorimeter Collaborators Argonne National Laboratory Boston University University of Chicago Fermilab University of Texas.
Simulation of the RPC Response José Repond Argonne National Laboratory CALICE Collaboration Meeting University Hassan II Casablanca, Morocco September.
Bulk Micromegas Our Micromegas detectors are fabricated using the Bulk technology The fabrication consists in the lamination of a steel woven mesh and.
First analysis of DHCAL Data José Repond Argonne National Laboratory Linear Collider Workshop LCWS 2012 October 22 – 26, 2012 University of Texas at Arlington,
Digital Hadron Calorimetry using Gas Electron Multipliers Andy White University of Texas at Arlington.
HCAL with Resistive Plate Chambers José Repond Argonne National Laboratory Presented at the Chicago Linear Collider Workshop January 7-9, 2002.
RPC Update José Repond Argonne National Laboratory American Working Group On Linear Collider Calorimetry 24 November 2003 What’s new since September…
RPC Update José Repond Argonne National Laboratory American Working Group On Linear Collider Calorimetry 16 September 2003 What’s new since Cornell…
July 2003American Linear Collider Workshop Cornell U. Development of GEM-based Digital Hadron Calorimetry Andy White U.Texas at Arlington (for J.Yu, J.Li,
Mauro Raggi Status report on the new charged hodoscope for P326 Mauro Raggi for the HODO working group Perugia – Firenze 07/09/2005.
Sept. 24, Status of GEM DHCAL Jae Yu For GEM-TGEM/DHCAL Group Sept. 24, 2010 CALICE Collaboration Meeting Univ. Hassan II, Casablanca Introduction.
Development of Particle Flow Calorimetry José Repond Argonne National Laboratory DPF meeting, Providence, RI August 8 – 13, 2011.
1 Status of GEM DHCAL Andy White For GEM-TGEM/DHCAL Group March 21, 2011 ALCPG11 Workshop Univ. of Oregon Introduction 30cmx30cm 2D readout with KPiX chip.
Towards an RPC-based HCAL Design Stephen R. Magill Argonne National Laboratory Digital HCAL for an E-Flow Calorimeter Use of RPCs for DHCAL RPC Design.
Development of a DHCAL with Resistive Plate Chambers ECFA/DESY Workshop at NIKHEF, Amsterdam, Netherlands April 1 - 4, 2003 José Repond Argonne National.
Andy White University of Texas at Arlington For GEM DHCAL Group ESTB Workshop SLAC 2012 Introduction KPiX Readout FTBF Beam Test Setup Beam Test Analysis.
José Repond Argonne National Laboratory Status of the DHCAL Project SiD Collaboration Week January 12 – 14, 2015 SLAC.
Digital Hadron Calorimeter (DHCAL) José Repond Argonne National Laboratory CLIC Workshop 2013 January 28 – February 1, 2013 CERN, Geneva, Switzerland.
Hadron Calorimeter Summary Andy White SiD Workshop, SLAC October 2006.
SiD Concept – R&D Needs Andy White U. Texas at Arlington SiD Concept Meeting LCWS06 Bangalore, India March 11, 2006.
Recent DHCAL Developments José Repond and Lei Xia Argonne National Laboratory Linear Collider Workshop 2013 University of Tokyo November 11 – 15, 2013.
Tests of a Digital Hadron Calorimeter José Repond Argonne National Laboratory CALICE Collaboration Meeting March 10 – 12, 2010 University of Texas at Arlington.
DHCAL Overview José Repond Argonne National Laboratory CALICE Collaboration Meeting DESY, Hamburg, Germany March 20 – 22, 2013.
NUMI Off Axis NUMI Off Axis Workshop Workshop Argonne Meeting Electronics for RPCs Gary Drake, Charlie Nelson Apr. 25, 2003 p. 1.
The DHCAL Data Analysis José Repond CALICE Meeting, Prague, September 10 – 12, 2007.
Analysis of DHCAL Muon Events José Repond Argonne National Laboratory ALCPG 2011 Meeting, University of Oregon, Eugene, OR.
BILCW07, Feb 2007, H.WeertsSlide 1 RPC-DHCAL Progress & Status H.Weerts BILCW07, Beijing, February 4 – 7, 2007 Research done as part of program of CALICE.
Calibration of a Digital Hadron Calorimeter with Muons Burak Bilki d, John Butler b, Tim Cundiff a, Gary Drake a, William Haberichter a, Eric Hazen b,
Towards a 1m 3 Glass RPC HCAL prototype with multi-threshold readout M. Vander Donckt for the CALICE - SDHCAL group.
RPC-DHCAL Progress Report José Repond Argonne National Laboratory SiD Workshop, FNAL, April 9 – 11, 2007.
Update on DHCAL and RPC progress Lei Xia ANL - HEP.
Developing Imaging Calorimeters for a SiD-Flavor Lepton Collider Jacob Smith Linear Collider Physics School Ambleside,England 2009.
May 31, 2007CALICE DHCAL J. Yu 1 Gas DHCAL R&D May 31, 2007 WWS CAL R&D Review, DESY Jae Yu University of Texas at Arlington For CALICE DHCAL Groups Introduction.
ILC Calorimetry Test Beam Status Lei Xia ANL HEP.
Noise and Cosmics in the DHCAL José Repond Argonne National Laboratory CALICE Collaboration Meeting University Hassan II Casablanca, Morocco September.
Experiences at MTBF José Repond Argonne National Laboratory CALICE Meeting, ANL, 17 – 19 March, 2008.
DHCAL Overview José Repond Argonne National Laboratory CALICE Collaboration Meeting Argonne National Laboratory March 19 – 21, 2014.
Application of Large Scale GEM for Digital Hadron Calorimetry Jae Yu For GEM DHCAL Group June 11, 2011 TIPP 2011 The Goals 30cmx30cm 2D readout with KPiX.
A Hadron Calorimeter with Resistive Plate Chambers José Repond Argonne National Laboratory CALOR 2006, Chicago, June 5 – 9, 2006.
US DHCAL Status Lei Xia Argonne National Laboratory.
Beam Test of a Large-Area GEM Detector Prototype for the Upgrade of the CMS Muon Endcap System Vallary Bhopatkar M. Hohlmann, M. Phipps, J. Twigger, A.
José Repond Argonne National Laboratory LCWS, Vancouver, Canada, July 19 – 22, 2006 American Test Beam Plans.
Imaging Hadron Calorimeters for Future Lepton Colliders José Repond Argonne National Laboratory 13 th Vienna Conference on Instrumentation Vienna University.
Status of GEM DHCAL Jae Yu For GEM DHCAL Group April 25, 2012 KILC Workshop, KNU Introduction KPiX V9 and DCAL Integration FTBF Beam Test Setup Beam Test.
DHCAL Jan Blaha R&D is in framework of the CALICE collaboration CLIC08 Workshop CERN, 14 – 17 October 2008.
Future DHCAL Activities José Repond Argonne National Laboratory CALICE Meeting, CERN, May 19 – 21, 2011.
SDHCAL. outline  SDHCAL concept, validation and construction  Test Beam and technological prototype performance  Perspectives and Conclusion  SDHCAL.
Analysis of DHCAL Muon Events José Repond Argonne National Laboratory TIPP 2011 Conference, Chicago, June , 2011.
Andy White University of Texas at Arlington For GEM DHCAL Group CALOR 2012 Introduction KPiX V9 and DCAL Integration FTBF Beam Test Setup Beam Test Analysis.
G. Drake Electronics for DHCAL R&D Oct. 13, 2005 p. 1.
W-DHCAL Digitization T. Frisson, C. Grefe (CERN) CALICE Collaboration Meeting at Argonne.
DHCAL Progress Report José Repond Argonne National Laboratory SiD Meeting, SLAC, October 26, 2006.
Test Beam Request for the Semi-Digital Hadronic Calorimeter
Vertical Slice Test Data
A Digital Hadron Calorimeter Resistive Plate Chambers
Recent DHCAL Developments
SiD Calorimeter R&D Collaboration
Construction and Testing of a Digital Hadron Calorimeter Prototype
(My personal) CALICE Report
The DHCAL: an overview José Repond Argonne National Laboratory
Status of GEM DHCAL Andy White RD51 Collaboration Meeting CERN
José Repond Argonne National Laboratory
State-of-the-art in Hadronic Calorimetry for the Lepton Collider
GEM-based Digital Hadron Calorimetry for SiD
GEM-based Digital Hadron Calorimetry for SiD
Tests of a Digital Hadron Calorimeter
Tests of a Digital Hadron Calorimeter
Presentation transcript:

A Hadron Calorimeter with Resistive Plate Chambers José Repond Argonne National Laboratory Presented by Andy White University of Texas at Arlington LCWS 2006, Bangalore, India, March 9 – 13, 2006

Collaborators InstituteCALICEContributions to date ArgonneYesR&D on RPCs Conceptual design of electronic readout system Specification of front-end ASIC Measurements with prototype front-end board Evaluation of front-end ASIC prototype BostonYes ChicagoYesMeasurement of geometrical acceptance FermilabNoDesign of front-end ASIC IowaYesInvestigation of HV supplies IHEP ProtvinoYesR&D on RPCs ReginaYes 197 Physicists 34 Institutes 9 Countries 3 Regions

HCAL R&D Goal Prototype section (PS) 1 m 3 (to contain most of hadronic showers) 40 layers with 20 mm steel plates as absorber Lateral readout segmentation: 1 cm 2 Longitudinal readout segmentation: layer-by-layer Instrumented with Resistive Plate Chambers (RPCs) and Gas Electron Multipliers (GEMs) Motivation for construction of PS and beam tests Validate RPC and GEM approach (technique and physics) Validate concept of the electronic readout Measure hadronic showers with unprecedented resolution Validate MC simulation of hadronic showers Compare with results from Scintillator HCAL Comparison of hadron shower simulation codes by G Mavromanolakis

Staged approach IR&D on RPCs Development of conceptual design of electronic readout Tests with cosmic rays and in particle beams IIPrototyping of RPCs for prototype section (PS) Prototyping of all components of electronic readout for PS Slice test in particle beam IIIConstruction of PS Detailed test program in Fermilab test beam IVDesign of Hadron Calorimeter for ILC detector Done Planned for November 2006 Earliest in 2007 Started

Status of RPC R&D MeasurementRPC RussiaRPC US Signal characterizationyes HV dependenceyes Single pad efficienciesyes Geometrical efficiencyyes Tests with different gasesyes Mechanical properties?yes Multipad efficienciesyes Hit multiplicitiesyes Noise ratesyes Rate capabilityyes Tests in 5 T fieldyesno Tests in particle beamsyes Long term testsongoing Design of larger chamberyesongoing Virtually all R&D completed

Default RPC chamber designs for PS LayerRussiaUS Resistive layer anodeAnode readout pads1÷50 M Ω/□ Glass thickness in [mm] Gas gap in [mm]1.2 Glass thickness in [mm] Resistive layer cathode~1 M Ω/□ 1÷50 M Ω/□ HV Signal Graphite Resistive plates Gas Pick-up pads

Recent Tests in Fermilab’s MT6 Test Beam Signed MOU in December 2005 Dave Underwood spokesperson Started setting-up behind beam dump in January RPCs with 64 channels and VME readout (events in the two chambers can be correlated) → Chambers based on different design (1 vs 2 glass plates) 1 RPC with 32 channels and shift register readout (independent DAQ) Beam telescope with 4 scintillation counters → Trigger area ~ 4 cm 2 Moved into beam on February 22 Took data for ~2 x 6 hours Beam = 120 GeV/c protons 4 second spill every 2 minutes Requested variation of beam intensity between 70 and 5000 Hz/cm 2 Also took data with block of steel in front of RPCs T955

Experiences at MT6 a)Safety Trouble getting gas system approved by safety review committee Committee requested - use of approved tanks - use of gas fittings (worse) instead of water fittings (much better) - detailed description of gas mixing procedure Spent weeks in trying to accommodate safety committee b)Environment February was particularly cold and wet Freon liquefied in tanks and gas lines (when outside beam area) Roof leaks → puddles, high humidity c)Beam intensity Easily adjusted to requested values Usually new setting established between spills (no beam losses for data taking!) → Many thanks to FNAL beam crew for excellent performance d)Results soon Measurement of efficiency and pad multiplicity as function of particle rate → Used fixed threshold, but ran with different high voltage settings Measurement of correlation of pad multiplicity between 2 RPCs

Electronic Readout System for Prototype Section 400,000 readout channels I Front-end ASIC and motherboard II Data concentrator III Super Concentrator IV VME data collection V Trigger and timing system Conceptual Design of Readout System

Specification of system completed Document Written by Gary Drake (ANL) Released in September 2005 Contains all details of system Basis for design work of subsystems Counts 57 pages

Multiplexing of readout system for PS Component#/chamber#/plane#/channels/unitTotal # of units Planes Chambers DCAL ASIC FE motherboards Data concentrators Super concentrators Data collectors ,2967 VME crates-387,0721

Front-end ASIC… 64 inputs with choice of input gains RPCs (streamer and avalanche), GEMs… Triggerless or triggered operation 100 ns clock cycle Output: hit pattern and time stamp Abderrezak Mekkaoui James Hoff Ray Yarema Design work at FNAL Design work started in June, 2004 Prototype run submitted on March 18 th unpackaged chips in hand Tests started…

Tests of ASIC at Argonne Built computer interface for test Unpackaged chip housed on small test board Wrote software for automated tests

First Results a) All digital functions seem operational b) Detailed tests with injected charges so far look good Injected charge = 2.83 fC - Fit to straight line satisfactory - Define T50 as threshold with 50% efficiency Measurements across all channels in ASIC Injected charge = 4.48 fC Threshold curve for Q = 2.83 fC - T50 values uniform across all 64 channels - Overall small spread in T50 values - Slope of threshold curves uniform across all channels - Small spread in slopes

Results as function of input charge Error bars = RMS of distributions Nice linear dependence! 2 nd Iteration of ASIC Prototype - Decrease of input sensitivity by x 10 – 20 Currently upper threshold corresponds to 7.6 fC Smallest RPC signals ~ 100 fC Noise from digital lines ~ 11 fC (preliminary) - Possibly decrease of serial line speed by x 10 Currently 10 times faster than 10 MHz clock speed - Other minor changes needed - Submission on May 22 nd Redesign will start in late March

Cooling… Chip consumes about 300 mW (measured) 144 chips/plane → 50 W/plane Thermal conductivity of steel not sufficient to dispose of heat Copper x10 better thermal conductivity than steel Consider replacing 4 mm support plates with copper plates Cost OK Magnetic properties not relevant for test beam Properties for EM and HAD showers similar MaterialA/Z λ I [cm] X 0 [cm] λ I /X 0 t passive ≡ 4λ I [cm] Number of layers t active / layer [mm] Fe56/ Cu64/ Steel (16 mm) RPC (8 mm) Copper (4 mm)

Front-end boards… 2 boards/chamber or 6 boards/plane 8 layer boards Overall thickness < 3 mm Functionality Houses ASICs (24) Provides readout pads for RPCs Routes signals to ASICs Distributes power and ground to ASICs Distributes clocks and control signals to ASCIs Routes output signals (LVDS) to receivers Design challenge } Analog signals } Slow control } Digital signals

Digital → analog crosstalk… Measurements with test board LVDS signals routed close to pads 4 different configurations Each with 4 different distances to the center of the pads First indicate cross-talk of ~11 fC, but more tests needed… Readout pads Ground planes LVDS lines

Data concentrators… Read out 12 ASICs (serial lines) Located on sides of section Can buffer events Distribution of trigger and timing (bus connection) Essentially FPGAs All transmissions in LVDS Chip12 To Super concentrators

Super concentrators… Introduced by urge to reduce cost of back-end Reads out 6 data concentrators Located on side of module Similar design to data concentrator

Data collector… VME based system Each card reads out 12 super concentrators Need only 7 cards and 1 VME crate Investigating possibility of using CALICE-AHCAL back-end or Fermilab’s test beam DAQ system

Study of rates… Work by Lei Xia Simulation of response of 1 m 3 prototype section to 50 GeV π + Study of data rates in different components of the readout system System capable of handling ~10x more data than expected Examples… Number of ASICs in a given event Number of ASICs in any data concentrator Average number of ASICs in a given data concentrator Readout speed 10 Mb/sec

1Overall engineering and designANL 2ASIC engineering and designFNAL 3ASIC testing Test board design Test board production Measurements ANL FNAL 4Front-end PC board engineering and design prototyping and testing ANL FNAL 5Data concentrator engineering and design prototyping and testing ANL Chicago 6Data super concentrator engineering and design prototyping and testing ANL Chicago 7Data collector engineering and design prototyping and testing ANL Boston 8DAQ system: VME processor and programmingWashington 9Timing and trigger system engineering and design prototyping and testing UTA 10High voltage systemIowa 11Gas mixing and distribution systemIowa 12Chamber constructionANL Regina Russia List of subtasks

Mechanical Structure for PS CALICE builds versatile structure Absorber 20 mm Steel → 1 X 0 sampling 40 layers → 4 λ I at 90 0 Recent simulation studies indicate that Tungsten with Thickness of 0.7 cm → 2 X 0 sampling 58 layers → 4 λ I at 90 0 might result in better PFA performance and safe on cost (coil) Questions a)Do we need to test a Tungsten prototype? b)If yes, can we re-use the CALICE structure? c)What is the optimum sampling depth for W?

Mechanical Structure for ILC Detector Initiated study in context of SiD concept 3 barrels in z - to provide space for readout cables, gas supplies… - to minimize deflections along z and for modules in 90 0 position 12 modules in φ

Plates held in place by ‘picture frames’ space for routing cables… Gap between active areas approximately 2 cm Deflections everywhere smaller than 0.53 mm (If considering single barrel with supports only at the ends, largest deflection 44 mm)

Cost estimate for PS (M&S only) ItemCostContingencyTotal RPC chambers20,0007,00027,000 FE-ASICs208,00011,600219,600 FE-boards110,00055,000165,000 Data concentrators106,00053,000159,000 Super concentrators25,00012,50037,500 Data collectors including crates…51,50019,25070,750 HV and LV supplies, gas system, cables… 132,50045,750178,250 Total 653, ,100 = 857,100 Probably Not needed

Recent Proposals to Funding Agencies… AgencyInstitutesRequestAward LDRD (ANL directorate) used for manpower mostly ANL400,000150,000 LCRD (DOE)ANL, Boston, Chicago, Iowa 105,000? U of C Collaborative GrantsANL, Chicago50,000? US-JapanANL50,0000 MRI DHCAL prototypes UTA798,000?

Time scales FY2006Develop and test design of larger chambers ASICs: finalize design for production Design and prototype all subsystems FY2007Perform slice test of prototype section Produce chambers Produce ASICs Produce other subsystems FY2007 or FY2008 Move to test beam Take data Only possible with additional funding This part Is funded