Penn ESE535 Spring 2015 -- DeHon 1 ESE535: Electronic Design Automation Day 23: April 20, 2015 Static Timing Analysis and Multi-Level Speedup.

Slides:



Advertisements
Similar presentations
ECE 667 Synthesis and Verification of Digital Circuits
Advertisements

Appendix: Other ATPG algorithms 1. TOPS – Dominators Kirkland and Mercer (1987) n Dominator of g – all paths from g to PO must pass through the dominator.
Timing Analysis - Delay Analysis Models
EDA (CS286.5b) Day 10 Scheduling (Intro Branch-and-Bound)
Penn ESE 535 Spring DeHon 1 ESE535: Electronic Design Automation Day 12: February 23, 2011 Routing 2 (Pathfinder)
Timing Optimization. Optimization of Timing Three phases 1globally restructure to reduce the maximum level or longest path Ex: a ripple carry adder ==>
Penn ESE 535 Spring DeHon 1 ESE535: Electronic Design Automation Day 13: March 4, 2009 FSM Equivalence Checking.
EDA (CS286.5b) Day 15 Logic Synthesis: Two-Level.
EDA (CS286.5b) Day 17 Sequential Logic Synthesis (FSM Optimization)
Penn ESE 535 Spring DeHon 1 ESE535: Electronic Design Automation Day 22: April 23, 2008 FSM Equivalence Checking.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 21: April 15, 2009 Routing 1.
EDA (CS286.5b) Day 6 Partitioning: Spectral + MinCut.
Penn ESE Fall DeHon 1 ESE (ESE534): Computer Organization Day 19: March 26, 2007 Retime 1: Transformations.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 7: February 11, 2008 Static Timing Analysis and Multi-Level Speedup.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 22: April 11, 2011 Statistical Static Timing Analysis.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 5: February 2, 2009 Architecture Synthesis (Provisioning, Allocation)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 16: March 23, 2009 Covering.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 12: March 2, 2009 Sequential Optimization (FSM Encoding)
CS294-6 Reconfigurable Computing Day 15 October 13, 1998 LUT Mapping.
Penn ESE525 Spring DeHon 1 ESE535: Electronic Design Automation Day 10: February 18, 2009 Partitioning 2 (spectral, network flow)
EDA (CS286.5b) Day 19 Covering and Retiming. “Final” Like Assignment #1 –longer –more breadth –focus since assignment #2 –…but ideas are cummulative –open.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 3: January 27, 2008 Clustering (LUT Mapping, Delay) Please work preclass example.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 17: March 30, 2009 Clustering (LUT Mapping, Delay)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 15: March 18, 2009 Static Timing Analysis and Multi-Level Speedup.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 5: February 2, 2009 Architecture Synthesis (Provisioning, Allocation)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 8: February 13, 2008 Retiming.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 4: January 28, 2015 Partitioning (Intro, KLFM)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 2: January 26, 2015 Covering Work preclass exercise.
False Path. Timing analysis problems We want to determine the true critical paths of a circuit in order to: –To determine the minimum cycle time that.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 9: February 16, 2015 Scheduling Variants and Approaches.
CALTECH CS137 Spring DeHon CS137: Electronic Design Automation Day 9: May 6, 2002 FSM Equivalence Checking.
Penn ESE 535 Spring DeHon 1 ESE535: Electronic Design Automation Day 18: April 1, 2015 Modern SAT Solvers ({z}Chaff, GRASP, miniSAT)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 9: February 14, 2011 Placement (Intro, Constructive)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 19: April 6, 2015 Two-Level Logic-Synthesis.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 24: April 18, 2011 Covering and Retiming.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 10: February 18, 2015 Architecture Synthesis (Provisioning, Allocation)
Penn ESE525 Spring DeHon 1 ESE535: Electronic Design Automation Day 6: February 4, 2014 Partitioning 2 (spectral, network flow)
CALTECH CS137 Winter DeHon CS137: Electronic Design Automation Day 7: February 3, 2002 Retiming.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 20: April 8, 2015 Sequential Optimization (FSM Encoding)
Topics Combinational network delay.
Penn ESE534 Spring DeHon 1 ESE534: Computer Organization Day 2: January 20, 2010 Universality, Gates, Logic Work Preclass Exercise.
CALTECH CS137 Spring DeHon 1 CS137: Electronic Design Automation Day 5: April 12, 2004 Covering and Retiming.
CALTECH CS137 Winter DeHon CS137: Electronic Design Automation Day 15: March 4, 2002 Two-Level Logic-Synthesis.
CALTECH CS137 Winter DeHon CS137: Electronic Design Automation Day 6: January 26, 2004 Sequential Optimization (FSM Encoding)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 18: March 25, 2013 Two-Level Logic-Synthesis.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 6: January 30, 2013 Partitioning (Intro, KLFM)
CALTECH CS137 Winter DeHon CS137: Electronic Design Automation Day 17: March 11, 2002 Sequential Optimization (FSM Encoding)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 20: April 4, 2011 Static Timing Analysis and Multi-Level Speedup.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 15: March 13, 2013 High Level Synthesis II Dataflow Graph Sharing.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 5: February 2, 2015 Clustering (LUT Mapping, Delay)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 11: February 25, 2015 Placement (Intro, Constructive)
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 25: April 17, 2013 Covering and Retiming.
Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 5: January 31, 2011 Scheduling Variants and Approaches.
CS137: Electronic Design Automation
ESE535: Electronic Design Automation
CS137: Electronic Design Automation
ESE535: Electronic Design Automation
ESE535: Electronic Design Automation
ESE535: Electronic Design Automation
ESE535: Electronic Design Automation
ESE535: Electronic Design Automation
Timing Optimization.
ESE535: Electronic Design Automation
Automatic Test Pattern Generation
ESE535: Electronic Design Automation
ESE535: Electronic Design Automation
Delay of Multi-Level Circuits
ESE535: Electronic Design Automation
ESE535: Electronic Design Automation
CS137: Electronic Design Automation
Presentation transcript:

Penn ESE535 Spring DeHon 1 ESE535: Electronic Design Automation Day 23: April 20, 2015 Static Timing Analysis and Multi-Level Speedup

Penn ESE535 Spring DeHon 2 Delay of Preclass Delay? What transition causes?

Penn ESE535 Spring DeHon 3 Today Topological Worst Case –not adequate (too conservative) Sensitization Conditions Timed Calculus Delay-justified paths –Timed-PODEM Speedup Behavioral (C, MATLAB, …) RTL Gate Netlist Layout Masks Arch. Select Schedule FSM assign Two-level Multilevel opt. Covering Retiming Placement Routing

Penn ESE535 Spring DeHon 4 Topological Worst-Case Delay Compute ASAP schedule –Take max of arrival times –Apply node Delay

Penn ESE535 Spring DeHon 5 Topological Worst-Case Delay Node Delays

Penn ESE535 Spring DeHon 6 Topological Worst-Case Delay Compute Delays

Penn ESE535 Spring DeHon 7 False Paths Once consider logic for nodes –There are logical constraints on data values There are paths that cannot logically occur –Call them false paths

Penn ESE535 Spring DeHon 8 What can we do? Need to assess what paths are real Brute force –for every pair of inputs –compute delay in outputs from in1  in2 input transition –take worst case How many such delay traces? –2 2n delay traces

Penn ESE535 Spring DeHon 9 Alternately Look at single vector and determine what controls delay of circuit –I.e. look at values on path and determine path sensitized to change with input

Penn ESE535 Spring DeHon 10 Controlling Inputs Controlling input to a gate: –input whose value will determine gate output –e.g. 0 on a AND gate 1 on a OR gate

Penn ESE535 Spring DeHon 11 Static Sensitization A path is statically sensitized –if all the side (non-path) inputs are non- controlling –I.e. this path value flips with the input

Penn ESE535 Spring DeHon 12 Statically Sensitized Path

Penn ESE535 Spring DeHon 13 Sufficiency Static Sensitization is sufficient for a path to be a true path in circuit

Static Sensitization not Necessary Penn ESE535 Spring DeHon 14

Static Sensitization not Necessary Possible path of length 3 Penn ESE535 Spring DeHon 15

Static Sensitization not Necessary Possible path of length 3 Penn ESE535 Spring DeHon 16 How do we sensitize this path?

Static Sensitization not Necessary Paths of length 3 not statically sensitizable. Penn ESE535 Spring DeHon 17 Non-controlling = 1 Non-controlling = 0 Non-controlling = 1 0

Static Sensitization not Necessary Possible path of length 3 Penn ESE535 Spring DeHon 18 Any way to activate this path?

Static Sensitization not Necessary True Path of Delay 3 (simulate) Penn ESE535 Spring DeHon 19 1  0 0  1 1  1 1  2 0  2 1  3

Penn ESE535 Spring DeHon 20 Static Co-sensitization Each output with a controlled value –has a controlling value as input on path –(and vice-versa for non-controlled) May trace multiple edges

Penn ESE535 Spring DeHon 21 Necessary Static Co-sensitization is a necessary condition for a path to be true

Penn ESE535 Spring DeHon 22 Static Co-sensitization Each output with a controlled value –has a controlling value as input on path –(and vice-versa for non-controlled) What is co-sensitization path length (0 output)?

Penn ESE535 Spring DeHon 23 Static Co-sensitization Each output with a controlled value –has a controlling value as input on path –(and vice-versa for non-controlled) What is co-sensitization path length (1 output)?

Penn ESE535 Spring DeHon 24 Transitions

Penn ESE535 Spring DeHon 25 Cosensitization not Sufficient Cosensitize path of length 6. Real delay is 5.

Penn ESE535 Spring DeHon 26 Combining Combine these ideas into a timed- calculus for computing delays for an input vector Static co-sensitizationStatic sensitization True delay

Penn ESE535 Spring DeHon 27 Computing Delays AND Timing Calculus

Penn ESE535 Spring DeHon 28 Rules If gate output is at a controlling value, pick the minimum input and add gate delay If gate output is at a non-controlling value, pick the maximum input and add gate delay

Example 1 Penn ESE535 Spring DeHon 29

Example 2 Penn ESE535 Spring DeHon 30

Example 2 Penn ESE535 Spring DeHon 31

Penn ESE535 Spring DeHon 32 Now... We know how to get the delay of a single input condition Could: –find “candidate” critical path –search for an input vector to sensitize –if fail, find next path –…until find longest true path May be O(2 n )

Penn ESE535 Spring DeHon 33 Better Approach Ask if can justify a delay greater than T Search for satisfying vector –…or demonstration that none exists Binary search to find tightest delay

Penn ESE535 Spring DeHon 34 Delay Computation Modification of a testing routine –used to justify an output value for a circuit –similar to SAT PODEM (Path Oriented DEcision Making) –backtracking search to find a suitable input vector associated with some target output –branching search with implication pruning Heuristic for smart variable ordering

Penn ESE535 Spring DeHon 35 Search Takes two lists –outputs to set; inputs already set Propagate values and implications If all outputs satisfied  succeed Pick next PI to set and set value –Search (recursive call) with this value set –If inconsistent If PI not implied –Invert value of PI –Search with this value set –If inconsistent  fail –Else succeed Else fail –Else succeed

Penn ESE535 Spring DeHon 36 Picking next variable to set Follow back gates w/ unknown values –sometimes output dictate input must be (AND needing 1 output; with one input already assigned 1) Implication –sometimes have to guess what to follow (OR with 1 output and no inputs set) Uses heuristics to decide what to follow

Example Penn ESE535 Spring DeHon 37 d e f g

Example (goal g=1) Penn ESE535 Spring DeHon 38 d e f g ? ? ? ? ? ? ?

Example (goal g=1) Try B=1 Penn ESE535 Spring DeHon 39 d e f g 1 ? ? 0 ? ? 0

Example (goal g=1) Try B=0 Penn ESE535 Spring DeHon 40 d e f g 0 ? ? ? 0 ? ? Deduce any inputs?

Example (goal g=1) Implied A=0 Penn ESE535 Spring DeHon 41 d e f g 0 0 ? 1 0 ? ? Deduce any inputs?

Example (goal g=1) Implied C=1 Penn ESE535 Spring DeHon 42 d e f g

Penn ESE535 Spring DeHon 43 For Timed Justification Also want to compute delay –on incompletely specified values Compute bounds on timing –upper bound, lower bound –Again, use our timed calculus expanded to unknowns

Penn ESE535 Spring DeHon 44 Delay Calculation AND rules ? ? Unknowns force us to represent upper/lower bound on delay.

Penn ESE535 Spring DeHon 45 Timed PODEM Input: value to justify and delay T Goal: find input vector which produces value and exceeds delay T Algorithm –similar –implications check timing as well as logic

Example (goal Work d, e, f g Penn ESE535 Spring DeHon 46 d e f g

Example (goal Try B=1 (work d, g) Penn ESE535 Spring DeHon 47 d e f g

Example (goal Try B=0 (work d, e, f, g) Penn ESE535 Spring DeHon 48 d e f g Deduce any inputs?

Example Imply A=0 (work d, g) Penn ESE535 Spring DeHon 49 d e f g Deduce any inputs?

Example (goal Imply C=1 (work f, g) Penn ESE535 Spring DeHon 50 d e f g Failed to justify

Example (goal Try C=0 (work f, g) Penn ESE535 Spring DeHon 51 d e f g

Penn ESE535 Spring DeHon 52 Search Less than 2 n –pruning due to implications –here saw a must be 0 no need to search 1xx subtree

Penn ESE535 Spring DeHon 53 Questions Any questions on static timing analysis?

Penn ESE535 Spring DeHon 54 Speed Up (sketch flavor)

Penn ESE535 Spring DeHon 55 Speed Up Start with area optimized network Know target arrival times –Know delay from static analysis Want to reduce delay of node

Penn ESE535 Spring DeHon 56 Basic Idea Improve speed by: –Collapsing node(s) –Refactoring collapsed subgraph to reduce height

Penn ESE535 Spring DeHon 57 Timing Decomposition Extract area saving kernels that do not include critical inputs to node –f=abcd+abce+abef –Kernels={cd+ce+ef,e+d,c+f} (last time) –F=abe(c+f)+abcd, ab(cd+ce+ef), abc(e+d)+abef –What decomposition use (and how finish decompose)? Critical input is e? f? d? {a,d}? When decompose (e.g. into nand2’s) similarly balance with critical inputs closest to output

Delay Decompositions f last: –abc(e+d)+abef –f*((ab)e)+((ab)(c(e+d))) e last: –abe(c+f)+abcd –e*((*ab)(c+f))+((ab)(cd)) Penn ESE535 Spring DeHon 58

Delay Decompositions d last: –abe(c+f)+abcd –d*((ab)c)+((ab)(e(c+f))) {a,d} last: –abe(c+f)+abcd –a((be)(c+f)+d(bc)) Penn ESE535 Spring DeHon 59

Penn ESE535 Spring DeHon 60 Speed Up While (delay decreasing, timing not met) –Compute delay (slack) Static timing analysis –Generate network close to critical path Within some delay , to some distance d –Weight nodes in network Less weight = more potential to improve, prefer to cut –Compute mincut of nodes on weighted network –For each node in cutset Partial collapse –For each node in cutset Timing redecompose

Penn ESE535 Spring DeHon 61 Weighted Cut W=W t +  W a   tuning parameter Want to minimize area expansion (W a ) –Things in collapsed network may be duplicated –E.g. W a =literals in duplicated logic Want to maximize likely benefit (W t ) –Prefer nodes with different input times to the “near critical path” network Quantify: large difference in arrival times –Prefer nodes with critical path on longer paths

Penn ESE535 Spring DeHon 62 Weighing Benefit Want to maximize likely benefit (W t ) –Prefer nodes with different input times to the “near critical path” network

Penn ESE535 Spring DeHon 63 Weighing Benefit Want to maximize likely benefit (W t ) –Prefer nodes with critical path on longer paths

Penn ESE535 Spring DeHon 64 MinCut of Nodes Cut nodes not edges –Typically will need to transform to dual graph All edges become nodes, nodes become edges –Then use maxflow/mincut

Penn ESE535 Spring DeHon 65 MinCut of Nodes MinCut given this weighting?

Penn ESE535 Spring DeHon 66 Speed Up (review) While (delay decreasing, timing not met) –Compute delay (slack) Static timing analysis –Generate network close to critical path w/in some delay , to some distance d –Weight nodes in network Less weight = more potential to improve, prefer to cut –Compute mincut of nodes on weighted network –For each node in cutset Partial collapse –For each node in cutset timing redecompose

Penn ESE535 Spring DeHon 67 Big Ideas Topological Worst-case delays are conservative –Once consider logical constraints –may have false paths Necessary and sufficient conditions on true paths Search for paths by delay –or demonstrate non existence Search with implications Iterative improvement

Penn ESE535 Spring DeHon 68 Admin Reading Wednesday on web