Hardware Pace Using Slope Detection Tony Calabria 10/22/2012.

Slides:



Advertisements
Similar presentations
Operational Amplifiers
Advertisements

1.6 Op-Amp Basics High input impedance Low output impedance Made using difference amplifiers having 2 inputs and at least 1 output 1 Note: Terminals for.
The uA741 Operational Amplifier
Give qualifications of instructors: DAP
CHAPTER 3 Sequential Logic/ Circuits.  Concept of Sequential Logic  Latch and Flip-flops (FFs)  Shift Registers and Application  Counters (Types,
CS 151 Digital Systems Design Lecture 19 Sequential Circuits: Latches.
1 Lecture 20 Sequential Circuits: Latches. 2 Overview °Circuits require memory to store intermediate data °Sequential circuits use a periodic signal to.
555 Timer ©Paul Godin Updated February Oscillators ◊We have looked at simple oscillator designs using an inverter, and had a brief look at crystal.
Circuits require memory to store intermediate data
EKT 124 / 3 DIGITAL ELEKTRONIC 1
ENGIN112 L20: Sequential Circuits: Flip flops October 20, 2003 ENGIN 112 Intro to Electrical and Computer Engineering Lecture 20 Sequential Circuits: Flip.
CS 151 Digital Systems Design Lecture 20 Sequential Circuits: Flip flops.
Example Problem You are measuring the EEG of a patient and accidently choose two different types of electrodes for EEG lead. One of them has a source impedance.
Department of Information Engineering357 Feedback Op amp golden rules Approximations: 1.Voltage difference between the two inputs is zero 2.Input draws.
© 2012 Pearson Education. Upper Saddle River, NJ, All rights reserved. Electronic Devices, 9th edition Thomas L. Floyd Electronic Devices Ninth.
EET 1131 Unit 13 Multivibrators and the 555 Timer
Chapter 3: Sequential Logic Circuit EKT 121 / 4 ELEKTRONIK DIGIT 1.
Software PACE detect with ADS1292 Tony Calabria Texas Instruments.
Op. Amps Applications. SJTU Zhou Lingling2 The Inverting Configuration.
Characteristics of Op-Amp &
EE136 STABILITY AND CONTROL LOOP COMPENSATION IN SWITCH MODE POWER SUPPLY Present By Huyen Tran.
10/13/2004EE 42 fall 2004 lecture 191 Lecture #19 amplifier examples: comparators, op amps. Reminder: MIDTERM coming up one week from today (Monday October.
Astable: Having no stable state. An astable multivibrator oscillates between two quasistable states. Asynchronous Having no fixed time relationship Bistable.
Senior Design 4006C Group G7 Design Presentation 1394b – Receiver The new generation of FireWire. Luke Starnes (gte874d) Aparna Trimurty (gt9794a) Jeff.
Flip Flop
Electric Fields A charged object experiences a force inside an electric field.
St Columba’s High School Electricity and Electronics Op-amps.
CHAPTER 3 Sequential Logic/ Circuits.  Concept of Sequential Logic  Latch and Flip-flops (FFs)  Shift Registers and Application  Counters (Types,
CS 151: Digital Design Chapter 5: Sequential Circuits 5-3: Flip-Flops II.
William. Operational Amplifier (op amp) Drawing Circuit Diagrams Inverting Amplifiers – Negative potential is higher than Positive Potential Non-Inverting.
Basic Electronics Ninth Edition Basic Electronics Ninth Edition ©2002 The McGraw-Hill Companies Grob Schultz.
Lecture 4: Electrical Circuits
1394b Gigabit Ethernet The transmitter Group (G8) Design Proposal Mubin Ansari Zubair P. Siddiqui February 14, 2002.
LECTURE X CH 5 CONTINUED JK and Master Slave Flip Flops.
Sequential Logic Computer Organization II 1 © McQuain A clock is a free-running signal with a cycle time. A clock may be either high or.
EKT 121 / 4 ELEKTRONIK DIGIT I
1 13. Pulsed waveforms and Timing Circuit Design 13.1Op. Amp. Pulse GeneratorsOp. Amp. Pulse Generators timer IC Oscillator555 timer IC Oscillator.
Flip Flops Engr. Micaela Renee Bernardo. A latch is a temporary storage device that has two stable states (bistable). It is a basic form of memory. Latches.
مكبر العمليات Operational Amplifier Operational Amplifier and its circuit. Types of op-amp. Application of op- amp. Examples Operational Amplifier.
HOT CAR BABY DETECTOR Group #20 Luis Pabon, Jian Gao ECE 445 Dec. 8, 2014.
TITLE: 555 Timer OM INSTITUTE OF TECHNOLOGY Subject: Analog Electronics ( ) Semester: 03 Prepared By:
 The differentiator or differentiating amplifier is as shown in figure.  This circuit will perform the mathematical operation of differentiation.
7/20/2016 Subject Name: LINEAR IC’s AND APPLICATIONS Subject Code:10EC46 Prepared By: Aparna.P Department: Electronics and Communication Date:
BIOPOTENTIAL AMPLIFIERS
Operational Amplifier based Charge Amplifiers
Electronic Devices Ninth Edition Floyd Chapter 14.
QUESTION 1-1 Determine the maximum operating frequency for the circuit in Fig. 1-1(a) when the output voltage appears as shown in Fig. 1-1(b). V1 = 2.
LATCHED, FLIP-FLOPS,AND TIMERS
SUMMING AMPLIFIER INTEGRATOR DIFFERENTIATOR COMPARATOR
Maj Jeffrey Falkinburg Room 2E46E
EI205 Lecture 8 Dianguang Ma Fall 2008.
555 Timer EEE DEPARTMENT KUMPAVAT HARPAL( )
Digital Fundamentals Floyd Chapter 7 Tenth Edition
The open loop gain of this op-amp is 105 and the bandwidth is 10 Hz
Who Wants to be an Electronics Millionaire?
Examples of Negative Feedback Applications: A) Inverting Amplifiers
Block Diagram Nikon (on-focal ) microscope Electronic Box NI: DAQ card
Principles & Applications
Electronic Circuit-II
Introduction to the OP AMP
Neurochip3.
Introduction to the OP AMP
Amplifiers: A Bio amplifier is an electrophysiological device, a variation of the instrumentation amplifier, used to gather and increase the signal integrity.
Chapter 11 Amplifiers: Specifications and External Characteristics
J.-B. Seo, S. Srirangarajan, S.-D. Roy, and S. Janardhanan
Chapter 4 – Operational Amplifiers – Part 2
Medical electronics II RC operation amplifier circuits
ECE 3336 Introduction to Circuits & Electronics
Electronic Circuit-II
10k 20k Vin Vout H3 What is the gain?
Presentation transcript:

Hardware Pace Using Slope Detection Tony Calabria 10/22/2012

2 The Concept Subhead text here

ECG + Pacemaker Signal

Slope Detection Frequency components of ECG lie in 0.05 – 150Hz. Frequency of PACE components reside in >1KHz. Monitor for Slope of Pace Signal while ignoring ECG signal slope. Need to measure the rate of change of voltage to determine slope: Differentiator Circuit –Output signal should not respond to ECG –Pace Signal should only pass –Looking for a specific dV/dT Pace Spec required to meet: –2mV Amplitude Signal –100us Period Signal

Alert/Trigger Need to trigger an Alert bit when Pace is present Using a window comparator, a pulse can be created once the output of the Differentiator Circuit shows a change outside the preset window. Threshold limits set externally depending on amplitude of Differentiator Output at minimum Pace signal spec requirements (2mV, 100us). SR Latch can be used to latch and hold the value of the Comparator output indicating a Pace Signal has occurred. Mandatory that an ECG Signal does not create a response by the comparator outputs.

Differentiator Circuit Looking for specific slope: dV/dT change Duration of slope produces output amplitude R used to set gain Frequencies above fc, the circuit is acting as ordinary inverting amplifier 6 Source:

Window Comparator 7 The Differentiator output signal will idle within the window when PACE is not present When PACE appears, the output of the differentiator circuit will toggle, forcing the voltage outside the limits of the window comparator –The output to pulse low. –That low pulse must be latched and held until read back by a uC or GPIO

SR Latch 8 SR Latch output high once Window Comparator outputs low pulse Reset line is pulled high Latch stays until reset by user. Would need to reset with every QRS waveform if wanting to monitor for pace with each heartbeat

Proposed Circuit 9

Circuit Stability Subhead text here 10

Differentiator Circuit Analysis 11 C2 used for Op amp Stability and High Freq gain control

Differentiator Circuit Stability 12 Rate of Closure = 20dB/Dec

Time Domain Analysis 13 Model to replace internal ADS1298 Pace Amplifier 2mV Amplitude 100us Period

Time Domain Analysis Cont. 14 Set threshold point for Window Comparator Pace input pulse

Window Comparator Threshold 15 ~ 2.77V ~ 2.48V

Pace Circuit Design with Values 16

Testing Subhead text here 17

Pace Card Design Designed to mate with ADS1298ECG-FE board Top side populated for PACE OUT 2 and bottom side for PACE OUT 1 Requires one 5V supply SR Latch Outputs routed to ADS1298 GPIOs Analysis required for circuit stability

19 Unstable Design Differentiator out Comparator out SR Latch

Pace Circuit Unstable Design Analysis 20 Rate of Closure = 40dB/Dec

21 Stable Design Differentiator out Comparator out SR Latch

Pace Circuit Design with Values 22

Pace Circuit Layout 23