01/11/2002SNS Software Final Design Review1 V123S Event Link Encoder, Transmission System and PLL Receiver Thomas M. Kerner (BNL) SNS Global Controls.

Slides:



Advertisements
Similar presentations
XFEL 2D Pixel Clock and Control System Train Builder Meeting, DESY 4 December 2008 Martin Postranecky Matt Warren, Matthew Wing.
Advertisements

XFEL C+C HARDWARE : REQUIREMENTS 1) To receive, process and store Timing Signals from TR ( Timing Receiver ) in same crate : - 5 MHz Bunch CLOCK - Bunch.
XFEL 2D Pixel Clock and Control System Train Builder Meeting, DESY 22 October 2009 Martin Postranecky, Matt Warren, Matthew Wing.
INPUT-OUTPUT ORGANIZATION
Dirk Zimoch, EPICS Collaboration Meeting, Vancouver 2009 Real-Time Data Transfer using the Timing System (Original slides and driver code by Babak Kalantari)
CPT Week, Nov 2003, B. Paul Padley, Rice University1 CSC Trigger Status, MPC and Sorter B. Paul Padley Rice University November 2003.
1 Asynchronous Bit-stream Compression (ABC) IEEE 2006 ABC Asynchronous Bit-stream Compression Arkadiy Morgenshtein, Avinoam Kolodny, Ran Ginosar Technion.
July 10, 2008 PHENIX RPC review C.Y. Chi 1 RPC Front End Electronics On chamber discriminator  The strips  The CMS discriminator chips  The discriminator.
1 COMP541 Interrupts, DMA, Serial I/O Montek Singh April 24, 2007.
Review on Networking Technologies Linda Wu (CMPT )
INPUT-OUTPUT ORGANIZATION
The TIMING System … …as used in the PS accelerators.
DESIGN OF WIRELESS PROSTHETIC HAND.  Introduction  Why Wireless robotic arm  System Description  Block Diagram  System Operation  Conclusion  References.
3/7/05A. Semenov Batch-by-Batch Intensity Monitor 1 Two-Channel Batch by Batch Intensity Monitor for Main Injector BBI.
AWAKE RF Synchronization and LLRF Budget Review Reported by Wolfgang Hofle Acknowledgement: A. Butterworth, H. Damerau, S. Doebbert, J. Molendijk, S. Rey.
SNS Integrated Control System EPICS Collaboration Meeting SNS Machine Protection System SNS Timing System Coles Sibley xxxx/vlb.
LHC Beam Dump System Technical Audit Trigger Synchronisation Unit.
INTRODUCE OF SINAP TIMING SYSTEM
Overview of SINAP Timing System Electronics Group Beam Diagnostics & Control Division SINAP.
TID and TS J. William Gu Data Acquisition 1.Trigger distribution scheme 2.TID development 3.TID in test setup 4.TS development.
Trigger Supervisor (TS) J. William Gu Data Acquisition Group 1.TS position in the system 2.First prototype TS 3.TS functions 4.TS test status.
DLS Digital Controller Tony Dobbing Head of Power Supplies Group.
F.F. - 18/07/ User Guide of the Input Trigger Multiplexer unit with input signal rate counters.
G D Electronics Infrastructure for advanced LIGO LSC Meeting, Boston, July 25, 2007 Daniel Sigg, LIGO Hanford Observatory.
Universal Asynchronous Receiver/Transmitter (UART)
SNS Integrated Control System SNS Timing Master LA-UR Eric Bjorklund.
Distribution of machine parameters over GMT in the PS, SPS and future machines J. Serrano, AB-CO-HT TC 6 December 2006.
Status of BEPCII Timing System Presented by Ge Lei IMAC 2006.
Micro-Research Finland Oy Timing System Developments Jukka Pietarinen EPICS Collaboration Meeting Shanghai March 2008.
Leo Greiner IPHC meeting HFT PIXEL DAQ Prototype Testing.
Micro-Research Finland Oy Timing System Modules Jukka Pietarinen EPICS Collaboration Meeting, Argonne, June 2006.
Micro-Research Finland Oy MRF Timing System Jukka Pietarinen Timing Workshop CERN February 2008.
LNL 1 SLOW CONTROLS FOR CMS DRIFT TUBE CHAMBERS M. Bellato, L. Castellani INFN Sezione di Padova.
The PITZ Timing System Frank Tonisch DESY - Zeuthen.
September 19-20, 2007 A.Zaltsman EBIS RF Systems RF System Overview Alex Zaltsman September 19-20, 2007 DOE Annual Review.
1 ELE5 COMMUNICATIONS SYSTEMS REVISION NOTES. 2 Generalised System.
1 Timo Korhonen PSI 1. Concepts revisited…again 3. New (Diamond) cards features and status 4. EPICS interface 5. Conclusions SLS & Diamond Timing System.
The CERN LHC central timing A vertical slice Pablo Alvarez Jean-Claude Bau Stephane Deghaye Ioan Kozsar Julian Lewis Javier Serrano.
SNS Integrated Control System Timing Clients at SNS DH Thompson Epics Spring 2003.
Rome 4 Sep 04. Status of the Readout Electronics for the HMPID ALICE Jose C. DA SILVA ALICE.
NS Training Hardware. Print Engine Controller NS9775.
Timing Requirements for Spallation Neutron Sources Timing system clock synchronized to the storage ring’s revolution frequency. –LANSCE: MHz.
Fast Fault Finder A Machine Protection Component.
FPGA firmware of DC5 FEE. Outline List of issue Data loss issue Command error issue (DCM to FEM) Command lost issue (PC with USB connection to GANDALF)
12GeV Trigger Workshop Christopher Newport University 8 July 2009 R. Chris Cuevas Welcome! Workshop goals: 1.Review  Trigger requirements  Present hardware.
Station Board Testing EVLA Correlator S/W F2F 3-4 April 2006 D. Fort.
Timing System of the Swiss Light Source Timo Korhonen Paul Scherrer Institute, Switzerland 1. Introduction 2. Components and technology 3. SLS Timing Application.
NCSX CD-4/MIE block diagrams April 18, 2007 P. Sichta rev 0.
BEPC II TIMING SYSTEM EPICS Seminar Presented by Ma zhenhan IHEP 20.August 2002.
LLRF FOR CHOPPER Grégoire Hagmann Philippe Baudrenghien BE/RF/FB February 24th, 2013.
Physical Layer Issues and Methods Outline Physical Layer Ethernet Technology Physical Layer Encoding Final Exam Review - ??
18/05/2000Richard Jacobsson1 - Readout Supervisor - Outline Readout Supervisor role and design philosophy Trigger distribution Throttling and buffer control.
Timing System R+D for the NLC Josef Frisch. NLC and PEPII Phase and Timing Requirements (approximate)
CSNS Timing System G. Lei Feb Page CSNS Timing System Feb Contents of this talk Breif introduction to CSNS Requirement investigation Strategy:
ATLAS SCT/Pixel TIM FDR/PRR28 June 2004 TIM Requirements - John Lane1 ATLAS SCT/Pixel TIM FDR/PRR 28 June 2004 Physics & Astronomy HEP Electronics John.
Status and Plans for Xilinx Development
PC-based L0TP Status Report “on behalf of the Ferrara L0TP Group” Ilaria Neri University of Ferrara and INFN - Italy Ferrara, September 02, 2014.
10/3/2003Andreas Jansson - Tevatron IPM review1 Tevatron IPM Proposed design.
SLC-Aware IOC LCLS Collaboration Jan 26, 2005
Javier Serrano CERN AB-CO-HT 29 February 2008
SNS Timing System EPICS Workshop April 28, 2005 Coles Sibley
Fill-pattern Control System for KEKB
LCLS Event System - Software
Fiber Based Synchronous Timing System
Manual Robotics ..
Clock & Control Timing and Link 29 July 2008 Matt Warren Maurice Goodrick, Bart Hommels, Marc Kelly, ABSTRACT: A data acquisition system is described.
SLS & Diamond Timing System update
Timing and Event System S. Allison, M. Browne, B. Dalesio, J
Digitally subtracted pulse between
Clock & Control Timing and Link 29 July 2008 Matt Warren Maurice Goodrick, Bart Hommels, Marc Kelly, ABSTRACT: A data acquisition system is described.
Presentation transcript:

01/11/2002SNS Software Final Design Review1 V123S Event Link Encoder, Transmission System and PLL Receiver Thomas M. Kerner (BNL) SNS Global Controls

01/11/2002SNS Software Final Design Review2 Event Link System Features –Low Latency Event Delivery using short code length, 17MHz carrier, passive fanouts and short code lengths. –Asynchronous 12-bit encode and decode with hardware prioritization to allow fast event delivery. High priority events will transmit first. Trigger priority runs from left to right on input modules. –Hybrid optical and shielded twisted wire pair system –1 ns Jitter Clock Recovery using PLL receiver –Low Bit Error Rate with high signal to noise ratio –Single Cable Clock and Data eliminates clock skew and reduces cable cost –256 Event Codes with priority translation table so new priorities may be assigned to event codes without affecting receivers.

01/11/2002SNS Software Final Design Review3 Event Link System Features (cont.) –Beam Synchronous Event Link carrier is a multiple of the RF clock –Free PLL receiver drop-in artwork, parts list and program file available to DOE facilities for the PLL Link Receiver Interface. –Lock out of low priority events including the message stack between pre-pulse PP and T EXT to avoid delaying the extraction event. –A linked series of events with programmable delays may be generated by feeding back outputs to inputs. –Message FIFO for software generated events. –Tracks with LLRF for machine tune an energy changes

01/11/2002SNS Software Final Design Review4 Provides: Facility-wide broadcast event timing, LLRF synchronous clock, and informational events for distributed systems: –Neutron chopper –LINAC chopper –LINAC and Ring RF –Injection and Extraction –Beam Instrumentation –Scopes –Utility Modules

01/11/2002SNS Software Final Design Review5 Status & Control Registers CONTROL –Interrupt enable –On-line/Off-line –Interrupt ROAK/RORA –Automatic clock switching on LLRF status (between internal / external LLRF) –Manual clock override –Interrupt vector register –Interrupt level register –Event FIFO input register STATUS –VME ID string –RF clock bad (occ.) –Beam clock fault (r.t.) –FIFO full (r.t. & occ.) –FIFO empty (r.t.) –Clock in-use (r.t.) –PP – Text lockout (r.t.) –Input error registers (occ.) FIFO Value < 64 error V101 Input module > 63 error Input rate error, lost event For details see V123S Event Link Module manual at revA1.htmhttp:// revA1.htm

01/11/2002SNS Software Final Design Review6 Event Link System - Block Diagram

01/11/2002SNS Software Final Design Review7 Event Link System - Block Diagram

01/11/2002SNS Software Final Design Review8 Event Link Encoder & Input Module

01/11/2002SNS Software Final Design Review9 64 External Inputs Private P2 bus VME BUS P2 32x F REV Clock Beam Sync Encoder Event Input Module Event Input Module Event Input Module Event Input Module Encoded Beam Sync output Event Link Encoder – P2 Dedicated Bus

01/11/2002SNS Software Final Design Review10 Event Link Encoder - Bi Phase Mark Encoding

01/11/2002SNS Software Final Design Review11 PLL Receiver – IP Module Insert IP module Prototype Picture Here

01/11/2002SNS Software Final Design Review12 Fanout & Fiberoptic Chassis 16 outputs on production units Fiber optic receiver module Fiber optic transmitter module Power supplies

01/11/2002SNS Software Final Design Review13 Machine Cycle & Accumulation Detail