Cache Memory.

Slides:



Advertisements
Similar presentations
Chapter 6 Computer Architecture
Advertisements

Computer Memory System
Computer Organization and Architecture
Characteristics of Computer Memory
Characteristics Location Capacity Unit of transfer Access method Performance Physical type Physical characteristics Organisation.
MODULE 5: Introduction to Memory system
Characteristics of Computer Memory
Overview Booth’s Algorithm revisited Computer Internal Memory Cache memory.
Computer Organization and Architecture
CH05 Internal Memory Computer Memory System Overview Semiconductor Main Memory Cache Memory Pentium II and PowerPC Cache Organizations Advanced DRAM Organization.
CSNB123 coMPUTER oRGANIZATION
Faculty of Information Technology Department of Computer Science Computer Organization and Assembly Language Chapter 4 Cache Memory.
CSCI 4717/5717 Computer Architecture
CACHE MEMORY Cache memory, also called CPU memory, is random access memory (RAM) that a computer microprocessor can access more quickly than it can access.
Cache Memory. Characteristics Location Capacity Unit of transfer Access method Performance Physical type Physical characteristics Organisation.
Computer Architecture Lecture 3 Cache Memory. Characteristics Location Capacity Unit of transfer Access method Performance Physical type Physical characteristics.
03-04 Cache Memory Computer Organization. Characteristics Location Capacity Unit of transfer Access method Performance Physical type Physical characteristics.
Cache Memory.
+ CS 325: CS Hardware and Software Organization and Architecture Memory Organization.
Computer system & Architecture
2007 Sept. 14SYSC 2001* - Fall SYSC2001-Ch4.ppt1 Chapter 4 Cache Memory 4.1 Memory system 4.2 Cache principles 4.3 Cache design 4.4 Examples.
CSE 241 Computer Engineering (1) هندسة الحاسبات (1) Lecture #3 Ch. 6 Memory System Design Dr. Tamer Samy Gaafar Dept. of Computer & Systems Engineering.
Memory Hierarchy. Hierarchy List Registers L1 Cache L2 Cache Main memory Disk cache Disk Optical Tape.
Lecture#15. Cache Function The data that is stored within a cache might be values that have been computed earlier or duplicates of original values that.
Chapter 8: System Memory Dr Mohamed Menacer Taibah University
Memory Characteristics Location Capacity Unit of transfer Access method Performance Physical type Physical characteristics Organisation.
1 Computer Memory System Overview. Objectives  Discuss the overview of the memory elements of a computer  Describe the characteristics of the computer.
Cache Small amount of fast memory Sits between normal main memory and CPU May be located on CPU chip or module.
Characteristics Location Capacity Unit of transfer Access method Performance Physical type Physical characteristics Organisation.
Principles of Computer Architecture Chapter 4: Memory
Characteristics Location Capacity Unit of transfer Access method Performance Physical type Physical characteristics Organisation.
Cache Memory.
William Stallings Computer Organization and Architecture 7th Edition
William Stallings Computer Organization and Architecture 8th Edition
Computer Organization and Architecture William Stallings 8th Edition
William Stallings Computer Organization and Architecture 8th Edition
Yunju Baek 2006 spring Chapter 4 Cache Memory Yunju Baek 2006 spring.
Cache memory Direct Cache Memory Associate Cache Memory
BIC 10503: COMPUTER ARCHITECTURE
Computer Architecture
Module IV Memory Organization.
Chapter 6 Memory System Design
Chap. 12 Memory Organization
William Stallings Computer Organization and Architecture 8th Edition
William Stallings Computer Organization and Architecture 8th Edition
AKT211 – CAO 07 – Computer Memory
Computer Organization & Architecture 3416
William Stallings Computer Organization and Architecture 8th Edition
Jazan University, Jazan KSA
William Stallings Computer Organization and Architecture 8th Edition
Presentation transcript:

Cache Memory

Characteristics Location Capacity Unit of transfer Access method Performance Physical type

Location CPU Internal External

Capacity Word size Number of words The natural unit of organisation or Bytes

Unit of Transfer Internal External Addressable unit Usually governed by data bus width External Usually a block which is much larger than a word Addressable unit Smallest location which can be uniquely addressed Word internally Cluster on disks

Access Methods (1) Sequential Direct Start at the beginning and read through in order Access time depends on location of data and previous location e.g. tape Direct Individual blocks have unique address Access is by jumping to vicinity plus sequential search Access time depends on location and previous location e.g. disk

Access Methods (2) Random Associative Individual addresses identify locations exactly Access time is independent of location or previous access e.g. RAM Associative Data is located by a comparison with contents of a portion of the store e.g. cache

Internal or Main memory Memory Hierarchy Registers In CPU Internal or Main memory May include one or more levels of cache “RAM” External memory Backing store

Memory Hierarchy - Diagram

Performance Access time Memory Cycle time Transfer Rate Time between presenting the address and getting the valid data Memory Cycle time Time may be required for the memory to “recover” before next access Cycle time is access + recovery Transfer Rate Rate at which data can be moved

Physical Types Semiconductor RAM Magnetic Disk & Tape Optical CD & DVD

Hierarchy List Registers L1 Cache L2 Cache Main memory Disk cache Disk Optical Tape

Cache Small amount of fast memory Sits between normal main memory and CPU May be located on CPU chip or module

Cache and Main Memory

Cache/Main Memory Structure

Cache operation – overview CPU requests contents of memory location Check cache for this data If present, get from cache (fast) If not present, read required block from main memory to cache Then deliver from cache to CPU Cache includes tags to identify which block of main memory is in each cache slot

Cache Read Operation - Flowchart

Cache Design Addressing Size Mapping Function

Cache Addressing Where does cache sit? Between processor and virtual memory management unit Between MMU and main memory Logical cache (virtual cache) stores data using virtual addresses Processor accesses cache directly, not thorough physical cache Cache access faster, before MMU address translation Virtual addresses use same address space for different applications Physical cache stores data using main memory physical addresses

Size does matter Cost Speed More cache is expensive More cache is faster (up to a point) Checking cache for data takes time

Typical Cache Organization

Mapping Function Cache of 64kByte Cache block of 4 bytes i.e. cache is 16k (214) lines of 4 bytes 16MBytes main memory 24 bit address (224=16M)

Each block of main memory maps to only one cache line Direct Mapping Each block of main memory maps to only one cache line i.e. if a block is in cache, it must be in one specific place Address is in two parts Least Significant w bits identify unique word Most Significant s bits specify one memory block The MSBs are split into a cache line field r and a tag of s-r (most significant)

Direct Mapping from Cache to Main Memory

Direct Mapping

Direct Mapping Example Explain the address divisions scheme for main memory size 16MBytes Size of block 4 bytes Cache of 64kByte Mapping Function using is Direct Mapping

Direct Mapping Cache of 64kByte Cache block of 4 bytes i.e. cache is 16k (214) lines of 4 bytes 16MBytes main memory 24 bit address (224=16M)

Direct Mapping Address Structure Tag s-r Line or Slot r Word w 14 2 8 24 bit address 2 bit word identifier (4 byte block) 22 bit block identifier 8 bit tag (=22-14) 14 bit slot or line No two blocks in the same line have the same Tag field Check contents of cache by finding line and checking Tag

Associative Mapping A main memory block can load into any line of cache Memory address is interpreted as tag and word Tag uniquely identifies block of memory Every line’s tag is examined for a match Cache searching gets expensive

Associative Mapping from Cache to Main Memory

Associative Mapping Address Structure Example Explain the address divisions scheme for main memory size 16MBytes Size of block 4 bytes Cache of 64kByte Mapping Function using is Associative Mapping Tag 22 bit Word 2 bit

Set Associative Mapping Cache is divided into a number of sets Each set contains a number of lines A given block maps to any line in a given set e.g. Block B can be in any line of set i e.g. 2 lines per set 2 way associative mapping A given block can be in one of 2 lines in only one set

Set Associative Mapping

Set Associative Mapping Example Explain the address divisions scheme for main memory size 16MBytes Size of block 4 bytes Cache of 64kByte Mapping Function using is Set Associative Mapping (a) 2-Way Set Associative Mapping (b) 4-Way Set Associative Mapping

solution Block size=4= 22 ,w=2 Number of memory block= Number of cache line = Block size=4= 22 ,w=2

(a) 2-Way Set Associative Mapping No-of set in cache =size of cache line/2 214/2=213,d=13

(b) 4-Way Set Associative Mapping No-of set in cache =size of cache line/4 214/4=212,d=12

(1) Show the format of main memory address for main memory size 32Mbytes Size of block 32 bytes ,Cache of 512kByte using the flowing mapping Function   a- direct mapping b- associative mapping    c- 2-way set associative mapping d- 8-way set associative mapping