MSP430FR57xx Demo. System clock = 8MHz (DCO) Memory Block Size = 512 bytes, Long word writes FRAM enables 100x faster writes at 3x lower power Write Speed.

Slides:



Advertisements
Similar presentations
Developing an AVR Microcontroller System
Advertisements

BASICS OF MSP430 & INTERFACING MICRO-SD CARD WITH IT.
Felica Card.
1 ELE271 Mon. April 7, Review LPM -Morse Code Lab -.ref and.def -Multiplication, shift.
Practical Caches COMP25212 cache 3. Learning Objectives To understand: –Additional Control Bits in Cache Lines –Cache Line Size Tradeoffs –Separate I&D.
2.4 RBX BYU CS 124RBX4302 Topics to Cover… MSP430F2274 RBX430-1 Development Board Interfaces ADC10 Ports USART I 2 c Peripherals Timer_A/B Watchdog.
Unified Memory = unmatched flexibility Unified Memory = unmatched
FAWN: Fast Array of Wimpy Nodes Developed By D. G. Andersen, J. Franklin, M. Kaminsky, A. Phanishayee, L. Tan, V. Vasudevan Presented by Peter O. Oliha.
ECE 447 Fall 2009 Lecture 9: TI MSP430 Interrupts & Low Power Modes.
Design Constraints. Abstract  Design and build a compact robot to traverse a maze.  Use the robot to generate an ASCII representation of the entire.
Double buffer SDRAM Memory Controller Presented by: Yael Dresner Andre Steiner Instructed by: Michael Levilov Project Number: D0713.
Video on DSP and FPGA John Johansson April 12, 2004.
4.1 Chapter 4 Digital Transmission Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display.
Choosing an Appropriate  Controller Krista Miller ELM 4071 Technical Topic Presentation.
1 8-bit developers no longer need to sacrifice performance, power efficiency or scalability for price Deliver increased features and functionality with.
M206 – Data Measurement. Introduction ‘Have you ever wondered how the computer interprets data?’ This is the language that the computer understands. This.
BLDC MOTOR SPEED CONTROL USING EMBEDDED PROCESSOR
MSP432™ MCUs Training Part 4: Clock System & Memory
University of Tehran 1 Microprocessor System Design Omid Fatemi Memory Interfacing
LAB 7: WDT+ and Low-Power Optimization
Little arduino microcontrollers Meghan Jimenez 12 February 2014.
LIBS 100 Mr. Ed Rossman Essential Computing Concepts.
PC Desktop Specs  Intel Core 2 Duo Processor E8400 (3GHz, 6M, 1333MHz FSB)  Windows Vista Home Premium OS  2GB, DDR2 Non-ECC SDRAM, 800MHz (2 DIMMS)
Computer Hardware. What Is a Computer A data processing machine operated automatically under the control of a list of instructions (called a program)
Lecture 10 Memory Hierarchy and Cache Design Computer Architecture COE 501.
Owner : SAYD Cypress Confidential Sales Training 2/21/ FTDI FT232R vs. USB Serial CY7C65213 USB - UART Converter Cable USB to UART Conversion at.
Memory Devices on DE2-115 數位電路實驗 TA: 吳柏辰 Author: Trumen.
Designing with External Flash Memory on Renesas Platforms
BZUPAGES.COM 4.1 Chapter 4 Digital Transmission Copyright © The McGraw-Hill Companies, Inc. Permission required for reproduction or display.
TinySec: A Link Layer Security Architecture for Wireless Sensor Networks Chris Karlof :: Naveen Sastry :: David Wagner Presented by Roh, Yohan October.
® SRAM Overview. ® Slide 2 Objectives n What is SRAM? l Memory vs. Storage l Terminology l Static vs. Dynamic l Random vs. Sequential
Memory Cell Operation.
AT91 Memory Interface. 2 Features –Up to 8 programmable chip select lines –Remap Command allows dynamic exception vectors –Glue-less for both 8-bit and.
Automatic accident avoiding system PROJECT MEMBERS MUTHUKUMAR.K (05ME33) SAKTHIDHASAN.S (05ME39) SAKTHIVEL.N (05ME40) VINOTH.S (05ME56) PROJECT GUIDE:
TCSP #2 - Design Constraint Analysis Team 21 Pop’em Drop’em Robots Abstract Our project is an electronic version of the game “Rock’em Sock’em Robots”.
Outline Cache writes DRAM configurations Performance Associative caches Multi-level caches.
Multilevel Caches Microprocessors are getting faster and including a small high speed cache on the same chip.
Treasure Chess ECE 477 Team 2 Parul Schroff Software Design Narrative.
Adam Hendrickson Our project is to design and build an electronic monopoly game console. The console will output the board and sound to a monitor and player.
Lost Item Pager System Design Russ Kinley 5/6/6008.
Processor Memory Processor-memory bus I/O Device Bus Adapter I/O Device I/O Device Bus Adapter I/O Device I/O Device Expansion bus I/O Bus.
Katie Hintze.  A non-volatile storage device that stores digitally encoded data  Introduced in 1956  Long-term persistent storage.
Memory The term memory is referred to computer’s main memory, or RAM (Random Access Memory). RAM is the location where data and programs are stored (temporarily),
Μ [sic] design constraints wesley :: chris :: dave :: josh.
EE3A1 Computer Hardware and Digital Design Lecture 9 Pipelining.
Software Design Review Andres Rodriguez. General System Design  MCU: STM32F405  MCU Bus Frequency: 84MHz  Memory Requirements  Flash: ~ 10Kb  RAM:
System Software Design GPS Training System Jason Corbridge May 8, 2008 Western Washington University.
CS 140 Lecture Notes: Technology and Operating Systems Slide 1 Technology Changes Mid-1980’s2012Change CPU speed15 MHz2.5 GHz167x Memory size8 MB4 GB500x.
Computer Performance. Hard Drive - HDD Stores your files, programs, and information. If it gets full, you can’t save any more. Measured in bytes (KB,
ATV INSTRUMENTATION DISPLAY System Software Design Ed Raezer.
AT91SAM7L Enhanced Embedded Flash Controller. ARM-Based Products Group 2 EEFC Features 64KB or 128KB single plane memory organized in several pages 128-bit.
Computer Fundamental - ITD13821 Lecture 01 Extra Numbering System.
Fall EE 333 Lillevik 333f06-l16 University of Portland School of Engineering Computer Organization Lecture 16 Write-through, write-back cache Memory.
CSE 340 Computer Architecture Summer 2016 Understanding Performance.
Memory Interface EEE 365 [FALL 2014] LECTURER 12 ATANU K SAHA BRAC UNIVERSITY.
Microcontrollers & GPIO
Non-aligned code P1.0 is toggled at program start and used for scope trigger to indicate program start P1.0 toggles 4 times during for loop with 0,5s delay.
What are Brinton’s six stages of Revolution?
Project Title EVM IN PIC Under the Guidance of Submitted by.
Cache Memory Presentation I
Marble Maze Jordan Wagner
January 2004 Turbo Codes for IEEE n
Unity Storage Array Profile
AT91 Memory Interface This training module describes the External Bus Interface (EBI), which generatesthe signals that control the access to the external.
CS 140 Lecture Notes: Technology and Operating Systems
CS 140 Lecture Notes: Technology and Operating Systems
Treasure Chess ECE 477 Team 2
SnapChat Mini-Project
Arduino Board.
Arduino म्हणजे काय?.
Presentation transcript:

MSP430FR57xx Demo

System clock = 8MHz (DCO) Memory Block Size = 512 bytes, Long word writes FRAM enables 100x faster writes at 3x lower power Write Speed Test (S1) 1,400kBps 13kBps Max. Throughput:

System clock = 8MHz (DCO) Memory Block Size = 512 bytes, Long word writes Write Speed: 13kBps FRAM endurance is at least 1 billion times longer Write Endurance Test (S2) 114,000 years 6.6min [min]

Write Endurance Test (S2) 13kBps: 9μA9μA 2,200μA FRAM consumes 250x less power than Flash while writing!

LED display mode FRAM Each LED step denotes 100KB written A complete revolution across 8 LEDs indicates 800KB writes Flash Each LED toggle indicates 100KB written LED toggles every 7 seconds.

Technology Comparison Summary