Presentation is loading. Please wait.

Presentation is loading. Please wait.

FE-I4a Single Chip Card issues V. Tyzhnevyi HEP group, University of Manchester.

Similar presentations


Presentation on theme: "FE-I4a Single Chip Card issues V. Tyzhnevyi HEP group, University of Manchester."— Presentation transcript:

1 FE-I4a Single Chip Card issues V. Tyzhnevyi HEP group, University of Manchester

2 Cut-out region (1) 19mm 45mm 1)In order to host bulky structure consisting of PYREX+microchannels (~2.5mm) and save possibility of good bonding we are thinking of making cut-out in the SCC board; 2)If we cut out AGND plane (19x45mm2) we lose AGND connection of AGND trace which hosts 8 wire bonds; 3)There is a digital ground plane (2 nd internal ground plane layer) behind AGND plate brought to C66, C67 capacitors (bottom layer) that will be broken by the cut-out; 4)Both problems can be solved by soldering both AGND and DGND traces through wires to proper grounds. However, this problem is very crytical for AGND as it may influence performance of the readout electronics; AGND plane AGND trace

3 Cut-out region (2) Alternative approach 1)Leave board as it is and try to make bonding even if there is a large height difference between readout electronics and SCC board; 2)It is necessary to make preliminary bonding trials; 3)We can use Si sensor mock-up (Si plate covered with Ti/Pd metal layer) to emulate bonding pads of readout electronics and empty (not populated) silver finished FE-I4a SCC board; 4)For that purpose it is necessary to order an FE-I4a SCC board. One of the possible suppliers is http://www.pcbtrain.co.uk/ porviding 5 and 10 days turnaround service; http://www.pcbtrain.co.uk/ 5)Longer term option would be to change the design in such a way that it could host cut-out without breaking AGND and DGND connections;

4 Schedule (preliminary) Submission of the board for fabrication (either tomorrow or next Monday 8 th of October) + 5 or 10 days turnaround service. So, the actual boards would arrive either by 8 th or 13 th October (5 days turnaround service); We can submit FE-I4a SCC 1.0 rev even tomorrow as Gerber files are already prepared (additional holes should be added for the mechanical support of overall microcooling setup); FE-I4a SCC 1.1 rev (current board) is not ready for submission as Gerber files should still be generated. Altium Designer (a new tool for our group) should be used for that purpose. Can take quite a while; Before board arrives, we can design mechanical support; After the board arrives – test bonding, test thermal properties of the microcooling system+mockup of readout electronics, final assembly if the tests are successful;


Download ppt "FE-I4a Single Chip Card issues V. Tyzhnevyi HEP group, University of Manchester."

Similar presentations


Ads by Google